## Features

- High Performance, Low Power AVR® 8-Bit Microcontroller
- Advanced RISC Architecture
  - 131 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 20 MIPS Throughput at 20 MHz
  - On-chip 2-cycle Multiplier
- Non-volatile Program and Data Memories
  - 4/8/16K Bytes of In-System Self-Programmable Flash (ATmega48/88/168)
     Endurance: 10,000 Write/Erase Cycles
  - Optional Boot Code Section with Independent Lock Bits In-System Programming by On-chip Boot Program True Read-While-Write Operation
  - 256/512/512 Bytes EEPROM (ATmega48/88/168)
     Endurance: 100,000 Write/Erase Cycles
  - 512/1K/1K Byte Internal SRAM (ATmega48/88/168)
  - Programming Lock for Software Security
- Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescaler and Compare Mode
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - Real Time Counter with Separate Oscillator
  - Six PWM Channels
  - 8-channel 10-bit ADC in TQFP and QFN/MLF package
  - 6-channel 10-bit ADC in PDIP Package
  - Programmable Serial USART
  - Master/Slave SPI Serial Interface
  - Byte-oriented 2-wire Serial Interface
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
  - Interrupt and Wake-up on Pin Change
- Special Microcontroller Features
  - Power-on Reset and Programmable Brown-out Detection
  - Internal Calibrated Oscillator
  - External and Internal Interrupt Sources
  - Five Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, and Standby
- I/O and Packages
  - 23 Programmable I/O Lines
  - 28-pin PDIP, 32-lead TQFP and 32-pad QFN/MLF
- Operating Voltage:
  - 1.8 5.5V for ATmega48V/88V/168V
  - 2.7 5.5V for ATmega48/88/168
- Temperature Range:
  - − -40°C to 85°C
- Speed Grade:
  - ATmega48V/88V/168V: 0 4 MHz @ 1.8 5.5V, 0 10 MHz @ 2.7 5.5V
  - ATmega48/88/168: 0 10 MHz @ 2.7 5.5V, 0 20 MHz @ 4.5 5.5V





8-bit **AVR**<sup>®</sup> Microcontroller with 8K Bytes In-System Programmable Flash

ATmega48/V ATmega88/V ATmega168/V

## Preliminary

Rev. 2545E-AVR-02/05



- Low Power Consumption
  - Active Mode:
    - 1 MHz, 1.8V: 240µA
    - 32 kHz, 1.8V: 15µA (including Oscillator)
  - Power-down Mode:
    - 0.1µA at 1.8V

## 1. Pin Configurations

Figure 1-1. Pinout ATmega48/88/168



## 1.1 Disclaimer

Typical values contained in this datasheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.

## 2. Overview

The ATmega48/88/168 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega48/88/168 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## 2.1 Block Diagram



Figure 2-1. Block Diagram





The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATmega48/88/168 provides the following features: 4K/8K/16K bytes of In-System Programmable Flash with Read-While-Write capabilities, 256/512/512 bytes EEPROM, 512/1K/1K bytes SRAM, 23 general purpose I/O lines, 32 general purpose working registers, three flexible Timer/Counters with compare modes, internal and external interrupts, a serial programmable USART, a byte-oriented 2-wire Serial Interface, an SPI serial port, a 6-channel 10-bit ADC (8 channels in TQFP and QFN/MLF packages), a programmable Watchdog Timer with internal Oscillator, and five software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, USART, 2-wire Serial Interface, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or hardware reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except asynchronous timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low power consumption.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed In-System through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The Boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega48/88/168 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATmega48/88/168 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.

## 2.2 Comparison Between ATmega48, ATmega88, and ATmega168

The ATmega48, ATmega88 and ATmega168 differ only in memory sizes, boot loader support, and interrupt vector sizes. Table 2-1 summarizes the different memory and interrupt vector sizes for the three devices.

| Device    | Flash     | EEPROM    | RAM       | Interrupt Vector Size      |
|-----------|-----------|-----------|-----------|----------------------------|
| ATmega48  | 4K Bytes  | 256 Bytes | 512 Bytes | 1 instruction word/vector  |
| ATmega88  | 8K Bytes  | 512 Bytes | 1K Bytes  | 1 instruction word/vector  |
| ATmega168 | 16K Bytes | 512 Bytes | 1K Bytes  | 2 instruction words/vector |

**Table 2-1.**Memory Size Summary

ATmega88 and ATmega168 support a real Read-While-Write Self-Programming mechanism. There is a separate Boot Loader Section, and the SPM instruction can only execute from there.

In ATmega48, there is no Read-While-Write support and no separate Boot Loader Section. The SPM instruction can execute from the entire Flash.

## 2.3 Pin Descriptions

| 2.3. | 1 | VCC |
|------|---|-----|
|      |   |     |

- Digital supply voltage.
- 2.3.2 GND

Ground.

## 2.3.3 Port B (PB7..0) XTAL1/XTAL2/TOSC1/TOSC2

Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Depending on the clock selection fuse settings, PB6 can be used as input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

Depending on the clock selection fuse settings, PB7 can be used as output from the inverting Oscillator amplifier.

If the Internal Calibrated RC Oscillator is used as chip clock source, PB7..6 is used as TOSC2..1 input for the Asynchronous Timer/Counter2 if the AS2 bit in ASSR is set.

The various special features of Port B are elaborated in "Alternate Functions of Port B" on page 71 and "System Clock and Clock Options" on page 25.

## 2.3.4 Port C (PC5..0)

Port C is a 7-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The PC5..0 output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running.

## 2.3.5 PC6/RESET

If the RSTDISBL Fuse is programmed, PC6 is used as an I/O pin. Note that the electrical characteristics of PC6 differ from those of the other pins of Port C.

If the RSTDISBL Fuse is unprogrammed, PC6 is used as a Reset input. A low level on this pin for longer than the minimum pulse length will generate a Reset, even if the clock is not running. The minimum pulse length is given in Table 8-1 on page 44. Shorter pulses are not guaranteed to generate a Reset.

The various special features of Port C are elaborated in "Alternate Functions of Port C" on page 75.

#### 2.3.6 Port D (PD7..0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up





resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

The various special features of Port D are elaborated in "Alternate Functions of Port D" on page 78.

## 2.3.7 AV<sub>cc</sub>

2.3.9

 $AV_{CC}$  is the supply voltage pin for the A/D Converter, PC3..0, and ADC7..6. It should be externally connected to  $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{CC}$  through a low-pass filter. Note that PC6..4 use digital supply voltage,  $V_{CC}$ .

## 2.3.8 AREF AREF is the analog reference pin for the A/D Converter.

# ADC7..6 (TQFP and QFN/MLF Package Only)

In the TQFP and QFN/MLF package, ADC7..6 serve as analog inputs to the A/D converter. These pins are powered from the analog supply and serve as 10-bit ADC channels.

## 3. About Code Examples

This documentation contains simple code examples that briefly show how to use various parts of the device. These code examples assume that the part specific header file is included before compilation. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Please confirm with the C compiler documentation for more details.

For I/O Registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR".

## 4. AVR CPU Core

## 4.1 Introduction

This section discusses the AVR core architecture in general. The main function of the CPU core is to ensure correct program execution. The CPU must therefore be able to access memories, perform calculations, control peripherals, and handle interrupts.

## 4.2 Architectural Overview



Figure 4-1. Block Diagram of the AVR Architecture

In order to maximize performance and parallelism, the AVR uses a Harvard architecture – with separate memories and buses for program and data. Instructions in the program memory are executed with a single level pipelining. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle. The program memory is In-System Reprogrammable Flash memory.





The fast-access Register File contains  $32 \times 8$ -bit general purpose working registers with a single clock cycle access time. This allows single-cycle Arithmetic Logic Unit (ALU) operation. In a typical ALU operation, two operands are output from the Register File, the operation is executed, and the result is stored back in the Register File – in one clock cycle.

Six of the 32 registers can be used as three 16-bit indirect address register pointers for Data Space addressing – enabling efficient address calculations. One of the these address pointers can also be used as an address pointer for look up tables in Flash program memory. These added function registers are the 16-bit X-, Y-, and Z-register, described later in this section.

The ALU supports arithmetic and logic operations between registers or between a constant and a register. Single register operations can also be executed in the ALU. After an arithmetic operation, the Status Register is updated to reflect information about the result of the operation.

Program flow is provided by conditional and unconditional jump and call instructions, able to directly address the whole address space. Most AVR instructions have a single 16-bit word format. Every program memory address contains a 16- or 32-bit instruction.

Program Flash memory space is divided in two sections, the Boot Program section and the Application Program section. Both sections have dedicated Lock bits for write and read/write protection. The SPM instruction that writes into the Application Flash memory section must reside in the Boot Program section.

During interrupts and subroutine calls, the return address Program Counter (PC) is stored on the Stack. The Stack is effectively allocated in the general data SRAM, and consequently the Stack size is only limited by the total SRAM size and the usage of the SRAM. All user programs must initialize the SP in the Reset routine (before subroutines or interrupts are executed). The Stack Pointer (SP) is read/write accessible in the I/O space. The data SRAM can easily be accessed through the five different addressing modes supported in the AVR architecture.

The memory spaces in the AVR architecture are all linear and regular memory maps.

A flexible interrupt module has its control registers in the I/O space with an additional Global Interrupt Enable bit in the Status Register. All interrupts have a separate Interrupt Vector in the Interrupt Vector table. The interrupts have priority in accordance with their Interrupt Vector position. The lower the Interrupt Vector address, the higher the priority.

The I/O memory space contains 64 addresses for CPU peripheral functions as Control Registers, SPI, and other I/O functions. The I/O Memory can be accessed directly, or as the Data Space locations following those of the Register File, 0x20 - 0x5F. In addition, the ATmega48/88/168 has Extended I/O space from 0x60 - 0xFF in SRAM where only the ST/STS/STD and LD/LDS/LDD instructions can be used.

## 4.3 ALU – Arithmetic Logic Unit

The high-performance AVR ALU operates in direct connection with all the 32 general purpose working registers. Within a single clock cycle, arithmetic operations between general purpose registers or between a register and an immediate are executed. The ALU operations are divided into three main categories – arithmetic, logical, and bit-functions. Some implementations of the architecture also provide a powerful multiplier supporting both signed/unsigned multiplication and fractional format. See the "Instruction Set" section for a detailed description.

## 4.4 Status Register

The Status Register contains information about the result of the most recently executed arithmetic instruction. This information can be used for altering program flow in order to perform conditional operations. Note that the Status Register is updated after all ALU operations, as specified in the Instruction Set Reference. This will in many cases remove the need for using the dedicated compare instructions, resulting in faster and more compact code.

The Status Register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt. This must be handled by software.

The AVR Status Register - SREG - is defined as:



## • Bit 7 – I: Global Interrupt Enable

The Global Interrupt Enable bit must be set for the interrupts to be enabled. The individual interrupt enable control is then performed in separate control registers. If the Global Interrupt Enable Register is cleared, none of the interrupts are enabled independent of the individual interrupt enable settings. The I-bit is cleared by hardware after an interrupt has occurred, and is set by the RETI instruction to enable subsequent interrupts. The I-bit can also be set and cleared by the application with the SEI and CLI instructions, as described in the instruction set reference.

## • Bit 6 – T: Bit Copy Storage

The Bit Copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T-bit as source or destination for the operated bit. A bit from a register in the Register File can be copied into T by the BST instruction, and a bit in T can be copied into a bit in a register in the Register File by the BLD instruction.

## • Bit 5 – H: Half Carry Flag

The Half Carry Flag H indicates a Half Carry in some arithmetic operations. Half Carry Is useful in BCD arithmetic. See the "Instruction Set Description" for detailed information.

## • Bit 4 – S: Sign Bit, S = N $\oplus$ V

The S-bit is always an exclusive or between the Negative Flag N and the Two's Complement Overflow Flag V. See the "Instruction Set Description" for detailed information.

## • Bit 3 – V: Two's Complement Overflow Flag

The Two's Complement Overflow Flag V supports two's complement arithmetics. See the "Instruction Set Description" for detailed information.

## • Bit 2 – N: Negative Flag

The Negative Flag N indicates a negative result in an arithmetic or logic operation. See the "Instruction Set Description" for detailed information.

## • Bit 1 – Z: Zero Flag

The Zero Flag Z indicates a zero result in an arithmetic or logic operation. See the "Instruction Set Description" for detailed information.





## Bit 0 – C: Carry Flag

The Carry Flag C indicates a carry in an arithmetic or logic operation. See the "Instruction Set Description" for detailed information.

## 4.5 General Purpose Register File

The Register File is optimized for the AVR Enhanced RISC instruction set. In order to achieve the required performance and flexibility, the following input/output schemes are supported by the Register File:

- One 8-bit output operand and one 8-bit result input
- Two 8-bit output operands and one 8-bit result input
- Two 8-bit output operands and one 16-bit result input
- One 16-bit output operand and one 16-bit result input

Figure 4-2 shows the structure of the 32 general purpose working registers in the CPU.

Figure 4-2. AVR CPU General Purpose Working Registers



Most of the instructions operating on the Register File have direct access to all registers, and most of them are single cycle instructions.

As shown in Figure 4-2, each register is also assigned a data memory address, mapping them directly into the first 32 locations of the user Data Space. Although not being physically implemented as SRAM locations, this memory organization provides great flexibility in access of the registers, as the X-, Y- and Z-pointer registers can be set to index any register in the file.

### 4.5.1 The X-register, Y-register, and Z-register

The registers R26..R31 have some added functions to their general purpose usage. These registers are 16-bit address pointers for indirect addressing of the data space. The three indirect address registers X, Y, and Z are defined as described in Figure 4-3.



Figure 4-3. The X-, Y-, and Z-registers

In the different addressing modes these address registers have functions as fixed displacement, automatic increment, and automatic decrement (see the instruction set reference for details).

## 4.6 Stack Pointer

The Stack is mainly used for storing temporary data, for storing local variables and for storing return addresses after interrupts and subroutine calls. The Stack Pointer Register always points to the top of the Stack. Note that the Stack is implemented as growing from higher memory locations to lower memory locations. This implies that a Stack PUSH command decreases the Stack Pointer.

The Stack Pointer points to the data SRAM Stack area where the Subroutine and Interrupt Stacks are located. This Stack space in the data SRAM must be defined by the program before any subroutine calls are executed or interrupts are enabled. The Stack Pointer must be set to point above 0x0100, preferably RAMEND. The Stack Pointer is decremented by one when data is pushed onto the Stack with the PUSH instruction, and it is decremented by two when the return address is pushed onto the Stack with subroutine call or interrupt. The Stack Pointer is incremented by one when data is popped from the Stack with the POP instruction, and it is incremented by two when data is popped from the Stack with return from subroutine RET or return from interrupt RETI.

The AVR Stack Pointer is implemented as two 8-bit registers in the I/O space. The number of bits actually used is implementation dependent. Note that the data space in some implementations of the AVR architecture is so small that only SPL is needed. In this case, the SPH Register will not be present.

| Bit           | 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      |     |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|-----|
|               | SP15   | SP14   | SP13   | SP12   | SP11   | SP10   | SP9    | SP8    | SPH |
|               | SP7    | SP6    | SP5    | SP4    | SP3    | SP2    | SP1    | SP0    | SPL |
| l             | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |     |
| Read/Write    | R/W    |     |
|               | R/W    |     |
| Initial Value | RAMEND |     |
|               | RAMEND |     |





## 4.7 Instruction Execution Timing

This section describes the general access timing concepts for instruction execution. The AVR CPU is driven by the CPU clock  $clk_{CPU}$ , directly generated from the selected clock source for the chip. No internal clock division is used.

Figure 4-4 shows the parallel instruction fetches and instruction executions enabled by the Harvard architecture and the fast-access Register File concept. This is the basic pipelining concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost, functions per clocks, and functions per power-unit.



Figure 4-4. The Parallel Instruction Fetches and Instruction Executions

Figure 4-5 shows the internal timing concept for the Register File. In a single clock cycle an ALU operation using two register operands is executed, and the result is stored back to the destination register.





## 4.8 Reset and Interrupt Handling

The AVR provides several different interrupt sources. These interrupts and the separate Reset Vector each have a separate program vector in the program memory space. All interrupts are assigned individual enable bits which must be written logic one together with the Global Interrupt Enable bit in the Status Register in order to enable the interrupt. Depending on the Program Counter value, interrupts may be automatically disabled when Boot Lock bits BLB02 or BLB12 are programmed. This feature improves software security. See the section "Memory Programming" on page 280 for details.

The lowest addresses in the program memory space are by default defined as the Reset and Interrupt Vectors. The complete list of vectors is shown in "Interrupts" on page 54. The list also determines the priority levels of the different interrupts. The lower the address the higher is the

## 12 ATmega48/88/168

# ATmega48/88/168

priority level. RESET has the highest priority, and next is INT0 – the External Interrupt Request 0. The Interrupt Vectors can be moved to the start of the Boot Flash section by setting the IVSEL bit in the MCU Control Register (MCUCR). Refer to "Interrupts" on page 54 for more information. The Reset Vector can also be moved to the start of the Boot Flash section by programming the BOOTRST Fuse, see "Boot Loader Support – Read-While-Write Self-Programming, ATmega88 and ATmega168" on page 264.

When an interrupt occurs, the Global Interrupt Enable I-bit is cleared and all interrupts are disabled. The user software can write logic one to the I-bit to enable nested interrupts. All enabled interrupts can then interrupt the current interrupt routine. The I-bit is automatically set when a Return from Interrupt instruction – RETI – is executed.

There are basically two types of interrupts. The first type is triggered by an event that sets the Interrupt Flag. For these interrupts, the Program Counter is vectored to the actual Interrupt Vector in order to execute the interrupt handling routine, and hardware clears the corresponding Interrupt Flag. Interrupt Flags can also be cleared by writing a logic one to the flag bit position(s) to be cleared. If an interrupt condition occurs while the corresponding interrupt enable bit is cleared, the Interrupt Flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software. Similarly, if one or more interrupt Flag(s) will be set and remembered until the Global Interrupt Enable bit is set, and will then be executed by order of priority.

The second type of interrupts will trigger as long as the interrupt condition is present. These interrupts do not necessarily have Interrupt Flags. If the interrupt condition disappears before the interrupt is enabled, the interrupt will not be triggered.

When the AVR exits from an interrupt, it will always return to the main program and execute one more instruction before any pending interrupt is served.

Note that the Status Register is not automatically stored when entering an interrupt routine, nor restored when returning from an interrupt routine. This must be handled by software.

When using the CLI instruction to disable interrupts, the interrupts will be immediately disabled. No interrupt will be executed after the CLI instruction, even if it occurs simultaneously with the CLI instruction. The following example shows how this can be used to avoid interrupts during the timed EEPROM write sequence.





Assembly Code Example

| <b>in</b> r16, SI | REG       | ; store SREG value               |
|-------------------|-----------|----------------------------------|
| <b>cli</b> ; d    | lisable : | interrupts during timed sequence |
| sbi EECR, I       | EEMPE     | ; start EEPROM write             |
| sbi EECR, I       | EEPE      |                                  |
| out SREG,         | r16       | ; restore SREG value (I-bit)     |

C Code Example

```
char cSREG;
cSREG = SREG; /* store SREG value */
/* disable interrupts during timed sequence */
_CLI();
EECR |= (1<<EEMPE); /* start EEPROM write */
EECR |= (1<<EEPE);
SREG = cSREG; /* restore SREG value (I-bit) */
```

When using the SEI instruction to enable interrupts, the instruction following SEI will be executed before any pending interrupts, as shown in this example.

| Asser | nbly Code Example                                           |
|-------|-------------------------------------------------------------|
| se    | <b>ei</b> ; set Global Interrupt Enable                     |
| sl    | <b>leep</b> ; enter sleep, waiting for interrupt            |
| ;     | note: will enter sleep before any pending interrupt(s)      |
| C Coo | de Example                                                  |
|       | _enable_interrupt();                                        |
|       | _sleep(); /* enter sleep, waiting for interrupt */          |
| /*    | * note: will enter sleep before any pending interrupt(s) */ |

## 4.8.1 Interrupt Response Time

The interrupt execution response for all the enabled AVR interrupts is four clock cycles minimum. After four clock cycles the program vector address for the actual interrupt handling routine is executed. During this four clock cycle period, the Program Counter is pushed onto the Stack. The vector is normally a jump to the interrupt routine, and this jump takes three clock cycles. If an interrupt occurs during execution of a multi-cycle instruction, this instruction is completed before the interrupt is served. If an interrupt occurs when the MCU is in sleep mode, the interrupt execution response time is increased by four clock cycles. This increase comes in addition to the start-up time from the selected sleep mode.

A return from an interrupt handling routine takes four clock cycles. During these four clock cycles, the Program Counter (two bytes) is popped back from the Stack, the Stack Pointer is incremented by two, and the I-bit in SREG is set.

## 5. AVR ATmega48/88/168 Memories

This section describes the different memories in the ATmega48/88/168. The AVR architecture has two main memory spaces, the Data Memory and the Program Memory space. In addition, the ATmega48/88/168 features an EEPROM Memory for data storage. All three memory spaces are linear and regular.

## 5.1 In-System Reprogrammable Flash Program Memory

The ATmega48/88/168 contains 4/8/16K bytes On-chip In-System Reprogrammable Flash memory for program storage. Since all AVR instructions are 16 or 32 bits wide, the Flash is organized as 2/4/8K x 16. For software security, the Flash Program memory space is divided into two sections, Boot Loader Section and Application Program Section in ATmega88 and ATmega168. ATmega48 does not have separate Boot Loader and Application Program sections, and the SPM instruction can be executed from the entire Flash. See SELFPRGEN description in section "Store Program Memory Control and Status Register – SPMCSR" on page 259 and page 269for more details.

The Flash memory has an endurance of at least 10,000 write/erase cycles. The ATmega48/88/168 Program Counter (PC) is 11/12/13 bits wide, thus addressing the 2/4/8K program memory locations. The operation of Boot Program section and associated Boot Lock bits for software protection are described in detail in "Self-Programming the Flash, ATmega48" on page 256 and "Boot Loader Support – Read-While-Write Self-Programming, ATmega88 and ATmega168" on page 264. "Memory Programming" on page 280 contains a detailed description on Flash Programming in SPI- or Parallel Programming mode.

Constant tables can be allocated within the entire program memory address space (see the LPM – Load Program Memory instruction description).

Timing diagrams for instruction fetch and execution are presented in "Instruction Execution Timing" on page 12.





## Figure 5-1. Program Memory Map, ATmega48

Program Memory



## Figure 5-2. Program Memory Map, ATmega88 and ATmega168



## 5.2 SRAM Data Memory

Figure 5-3 shows how the ATmega48/88/168 SRAM Memory is organized.

The ATmega48/88/168 is a complex microcontroller with more peripheral units than can be supported within the 64 locations reserved in the Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 - 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.

The lower 768/1280/1280 data memory locations address both the Register File, the I/O memory, Extended I/O memory, and the internal data SRAM. The first 32 locations address the Register File, the next 64 location the standard I/O memory, then 160 locations of Extended I/O memory, and the next 512/1024/1024 locations address the internal data SRAM.

The five different addressing modes for the data memory cover: Direct, Indirect with Displacement, Indirect, Indirect with Pre-decrement, and Indirect with Post-increment. In the Register File, registers R26 to R31 feature the indirect addressing pointer registers.

The direct addressing reaches the entire data space.

The Indirect with Displacement mode reaches 63 address locations from the base address given by the Y- or Z-register.

When using register indirect addressing modes with automatic pre-decrement and post-increment, the address registers X, Y, and Z are decremented or incremented.

The 32 general purpose working registers, 64 I/O Registers, 160 Extended I/O Registers, and the 512/1024/1024 bytes of internal data SRAM in the ATmega48/88/168 are all accessible through all these addressing modes. The Register File is described in "General Purpose Register File" on page 10.

## Figure 5-3. Data Memory Map

## **Data Memory**

| 32 Registers        | 0x0000 - 0x001F      |
|---------------------|----------------------|
| 64 I/O Registers    | 0x0020 - 0x005F      |
| 160 Ext I/O Reg.    | 0x0060 - 0x00FF      |
|                     | 0x0100               |
| Internal SRAM       |                      |
| (512/1024/1024 x 8) |                      |
| · · · ·             | 0x02FF/0x04FF/0x04FF |
|                     |                      |

## 5.2.1 Data Memory Access Times

This section describes the general access timing concepts for internal memory access. The internal data SRAM access is performed in two clk<sub>CPU</sub> cycles as described in Figure 5-4.









## 5.3 EEPROM Data Memory

The ATmega48/88/168 contains 256/512/512 bytes of data EEPROM memory. It is organized as a separate data space, in which single bytes can be read and written. The EEPROM has an endurance of at least 100,000 write/erase cycles. The access between the EEPROM and the CPU is described in the following, specifying the EEPROM Address Registers, the EEPROM Data Register, and the EEPROM Control Register.

"Memory Programming" on page 280 contains a detailed description on EEPROM Programming in SPI or Parallel Programming mode.

#### 5.3.1 EEPROM Read/Write Access

The EEPROM Access Registers are accessible in the I/O space.

The write access time for the EEPROM is given in Table 5-2. A self-timing function, however, lets the user software detect when the next byte can be written. If the user code contains instructions that write the EEPROM, some precautions must be taken. In heavily filtered power supplies,  $V_{CC}$  is likely to rise or fall slowly on power-up/down. This causes the device for some period of time to run at a voltage lower than specified as minimum for the clock frequency used. See "Preventing EEPROM Corruption" on page 23 for details on how to avoid problems in these situations.

In order to prevent unintentional EEPROM writes, a specific write procedure must be followed. Refer to the description of the EEPROM Control Register for details on this.

When the EEPROM is read, the CPU is halted for four clock cycles before the next instruction is executed. When the EEPROM is written, the CPU is halted for two clock cycles before the next instruction is executed.

## 5.3.2 The EEPROM Address Register – EEARH and EEARL

| Bit           | 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |       |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
|               | -     | -     | -     | -     | -     | -     | -     | EEAR8 | EEARH |
|               | EEAR7 | EEAR6 | EEAR5 | EEAR4 | EEAR3 | EEAR2 | EEAR1 | EEAR0 | EEARL |
|               | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |       |
| Read/Write    | R     | R     | R     | R     | R     | R     | R     | R/W   |       |
|               | R/W   |       |
| Initial Value | 0     | 0     | 0     | 0     | 0     | 0     | 0     | Х     |       |
|               | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     |       |

## • Bits 15..9 – Res: Reserved Bits

These bits are reserved bits in the ATmega48/88/168 and will always read as zero.

## • Bits 8..0 – EEAR8..0: EEPROM Address

The EEPROM Address Registers – EEARH and EEARL specify the EEPROM address in the 256/512/512 bytes EEPROM space. The EEPROM data bytes are addressed linearly between 0 and 255/511/511. The initial value of EEAR is undefined. A proper value must be written before the EEPROM may be accessed.

EEAR8 is an unused bit in ATmega48 and must always be written to zero.

## 5.3.3 The EEPROM Data Register – EEDR



## Bits 7..0 – EEDR7.0: EEPROM Data

For the EEPROM write operation, the EEDR Register contains the data to be written to the EEPROM in the address given by the EEAR Register. For the EEPROM read operation, the EEDR contains the data read out from the EEPROM at the address given by EEAR.

## 5.3.4 The EEPROM Control Register – EECR

| Bit           | 7 | 6 | 5     | 4     | 3     | 2     | 1    | 0    | _    |
|---------------|---|---|-------|-------|-------|-------|------|------|------|
|               | - | - | EEPM1 | EEPM0 | EERIE | EEMPE | EEPE | EERE | EECR |
| Read/Write    | R | R | R/W   | R/W   | R/W   | R/W   | R/W  | R/W  | -    |
| Initial Value | 0 | 0 | Х     | х     | 0     | 0     | Х    | 0    |      |

## • Bits 7..6 - Res: Reserved Bits

These bits are reserved bits in the ATmega48/88/168 and will always read as zero.

## • Bits 5, 4 – EEPM1 and EEPM0: EEPROM Programming Mode Bits

The EEPROM Programming mode bit setting defines which programming action that will be triggered when writing EEPE. It is possible to program data in one atomic operation (erase the old value and program the new value) or to split the Erase and Write operations in two different operations. The Programming times for the different modes are shown in Table 5-1. While EEPE





is set, any write to EEPMn will be ignored. During reset, the EEPMn bits will be reset to 0b00 unless the EEPROM is busy programming.

| EEPM1 | EEPM0 | Programming<br>Time | Operation                                           |
|-------|-------|---------------------|-----------------------------------------------------|
| 0     | 0     | 3.4 ms              | Erase and Write in one operation (Atomic Operation) |
| 0     | 1     | 1.8 ms              | Erase Only                                          |
| 1     | 0     | 1.8 ms              | Write Only                                          |
| 1     | 1     | _                   | Reserved for future use                             |

### Bit 3 – EERIE: EEPROM Ready Interrupt Enable

Writing EERIE to one enables the EEPROM Ready Interrupt if the I bit in SREG is set. Writing EERIE to zero disables the interrupt. The EEPROM Ready interrupt generates a constant interrupt when EEPE is cleared. The interrupt will not be generated during EEPROM write or SPM.

#### • Bit 2 – EEMPE: EEPROM Master Write Enable

The EEMPE bit determines whether setting EEPE to one causes the EEPROM to be written. When EEMPE is set, setting EEPE within four clock cycles will write data to the EEPROM at the selected address If EEMPE is zero, setting EEPE will have no effect. When EEMPE has been written to one by software, hardware clears the bit to zero after four clock cycles. See the description of the EEPE bit for an EEPROM write procedure.

### • Bit 1 – EEPE: EEPROM Write Enable

The EEPROM Write Enable Signal EEPE is the write strobe to the EEPROM. When address and data are correctly set up, the EEPE bit must be written to one to write the value into the EEPROM. The EEMPE bit must be written to one before a logical one is written to EEPE, otherwise no EEPROM write takes place. The following procedure should be followed when writing the EEPROM (the order of steps 3 and 4 is not essential):

- 1. Wait until EEPE becomes zero.
- 2. Wait until SELFPRGEN in SPMCSR becomes zero.
- 3. Write new EEPROM address to EEAR (optional).
- 4. Write new EEPROM data to EEDR (optional).
- 5. Write a logical one to the EEMPE bit while writing a zero to EEPE in EECR.
- 6. Within four clock cycles after setting EEMPE, write a logical one to EEPE.

The EEPROM can not be programmed during a CPU write to the Flash memory. The software must check that the Flash programming is completed before initiating a new EEPROM write. Step 2 is only relevant if the software contains a Boot Loader allowing the CPU to program the Flash. If the Flash is never being updated by the CPU, step 2 can be omitted. See "Boot Loader Support – Read-While-Write Self-Programming, ATmega88 and ATmega168" on page 264 for details about Boot programming.

**Caution:** An interrupt between step 5 and step 6 will make the write cycle fail, since the EEPROM Master Write Enable will time-out. If an interrupt routine accessing the EEPROM is interrupting another EEPROM access, the EEAR or EEDR Register will be modified, causing the interrupted EEPROM access to fail. It is recommended to have the Global Interrupt Flag cleared during all the steps to avoid these problems.

When the write access time has elapsed, the EEPE bit is cleared by hardware. The user software can poll this bit and wait for a zero before writing the next byte. When EEPE has been set, the CPU is halted for two cycles before the next instruction is executed.

## • Bit 0 – EERE: EEPROM Read Enable

The EEPROM Read Enable Signal EERE is the read strobe to the EEPROM. When the correct address is set up in the EEAR Register, the EERE bit must be written to a logic one to trigger the EEPROM read. The EEPROM read access takes one instruction, and the requested data is available immediately. When the EEPROM is read, the CPU is halted for four cycles before the next instruction is executed.

The user should poll the EEPE bit before starting the read operation. If a write operation is in progress, it is neither possible to read the EEPROM, nor to change the EEAR Register.

The calibrated Oscillator is used to time the EEPROM accesses. Table 5-2 lists the typical programming time for EEPROM access from the CPU.

 Table 5-2.
 EEPROM Programming Time

| Symbol                     | Number of Calibrated RC Oscillator Cycles | Typ Programming Time |
|----------------------------|-------------------------------------------|----------------------|
| EEPROM write<br>(from CPU) | 26,368                                    | 3.3 ms               |

The following code examples show one assembly and one C function for writing to the EEPROM. The examples assume that interrupts are controlled (e.g. by disabling interrupts globally) so that no interrupts will occur during execution of these functions. The examples also assume that no Flash Boot Loader is present in the software. If such code is present, the EEPROM write function must also wait for any ongoing SPM command to finish.





#### Assembly Code Example

```
EEPROM_write:
    ; Wait for completion of previous write
    sbic EECR, EEPE
    rjmp EEPROM_write
    ; Set up address (r18:r17) in address register
    out EEARH, r18
    out EEARL, r17
    ; Write data (r16) to Data Register
    out EEDR,r16
    ; Write logical one to EEMPE
    sbi EECR, EEMPE
    ; Start eeprom write by setting EEPE
    sbi EECR, EEPE
    ret
```

#### C Code Example

```
void EEPROM_write(unsigned int uiAddress, unsigned char ucData)
{
    /* Wait for completion of previous write */
    while(EECR & (1<<EEPE))
    ;
    /* Set up address and Data Registers */
    EEAR = uiAddress;
    EEDR = ucData;
    /* Write logical one to EEMPE */
    EECR |= (1<<EEMPE);
    /* Start eeprom write by setting EEPE */
    EECR |= (1<<EEPE);
}</pre>
```

# ATmega48/88/168

The next code examples show assembly and C functions for reading the EEPROM. The examples assume that interrupts are controlled so that no interrupts will occur during execution of these functions.

| Assembly Code Example                          |
|------------------------------------------------|
| EEPROM_read:                                   |
| ; Wait for completion of previous write        |
| sbic EECR, EEPE                                |
| <b>rjmp</b> EEPROM_read                        |
| ; Set up address (r18:r17) in address register |
| out EEARH, r18                                 |
| out EEARL, r17                                 |
| ; Start eeprom read by writing EERE            |
| <b>sbi</b> EECR, EERE                          |
| ; Read data from Data Register                 |
| in r16,EEDR                                    |
| ret                                            |

C Code Example

```
unsigned char EEPROM_read(unsigned int uiAddress)
{
    /* Wait for completion of previous write */
    while(EECR & (1<<EEPE))
    ;
    /* Set up address register */
    EEAR = uiAddress;
    /* Start eeprom read by writing EERE */
    EECR |= (1<<EERE);
    /* Return data from Data Register */
    return EEDR;
}</pre>
```

## 5.3.5 Preventing EEPROM Corruption

During periods of low  $V_{CC}$ , the EEPROM data can be corrupted because the supply voltage is too low for the CPU and the EEPROM to operate properly. These issues are the same as for board level systems using EEPROM, and the same design solutions should be applied.

An EEPROM data corruption can be caused by two situations when the voltage is too low. First, a regular write sequence to the EEPROM requires a minimum voltage to operate correctly. Secondly, the CPU itself can execute instructions incorrectly, if the supply voltage is too low.

EEPROM data corruption can easily be avoided by following this design recommendation:

Keep the AVR RESET active (low) during periods of insufficient power supply voltage. This can be done by enabling the internal Brown-out Detector (BOD). If the detection level of the internal BOD does not match the needed detection level, an external low  $V_{CC}$  reset Protection circuit can be used. If a reset occurs while a write operation is in progress, the write operation will be completed provided that the power supply voltage is sufficient.



## 5.4 I/O Memory

The I/O space definition of the ATmega48/88/168 is shown in "Register Summary" on page 334.

All ATmega48/88/168 I/Os and peripherals are placed in the I/O space. All I/O locations may be accessed by the LD/LDS/LDD and ST/STS/STD instructions, transferring data between the 32 general purpose working registers and the I/O space. I/O Registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. Refer to the instruction set section for more details. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 - 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega48/88/168 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 - 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.

For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.

The I/O and peripherals control registers are explained in later sections.

#### 5.4.1 General Purpose I/O Registers

The ATmega48/88/168 contains three General Purpose I/O Registers. These registers can be used for storing any information, and they are particularly useful for storing global variables and Status Flags. General Purpose I/O Registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI, CBI, SBIS, and SBIC instructions.

### 5.4.2 General Purpose I/O Register 2 – GPIOR2



#### 5.4.3 General Purpose I/O Register 1 – GPIOR1



## 5.4.4 General Purpose I/O Register 0 – GPIOR0

| Bit           | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   | _      |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|--------|
|               | MSB |     |     |     |     |     |     | LSB | GPIOR0 |
| Read/Write    | R/W | -      |
| Initial Value | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |        |



## 9. Interrupts

This section describes the specifics of the interrupt handling as performed in ATmega48/88/168. For a general explanation of the AVR interrupt handling, refer to "Reset and Interrupt Handling" on page 12.

The interrupt vectors in ATmega48, ATmega88 and ATmega168 are generally the same, with the following differences:

- Each Interrupt Vector occupies two instruction words in ATmega168, and one instruction word in ATmega48 and ATmega88.
- ATmega48 does not have a separate Boot Loader Section. In ATmega88 and ATmega168, the Reset Vector is affected by the BOOTRST fuse, and the Interrupt Vector start address is affected by the IVSEL bit in MCUCR.

## 9.1 Interrupt Vectors in ATmega48

 Table 9-1.
 Reset and Interrupt Vectors in ATmega48

| Vector No. | Program Address | Source       | Interrupt Definition                                                    |
|------------|-----------------|--------------|-------------------------------------------------------------------------|
| 1          | 0x000           | RESET        | External Pin, Power-on Reset, Brown-out Reset and Watchdog System Reset |
| 2          | 0x001           | INTO         | External Interrupt Request 0                                            |
| 3          | 0x002           | INT1         | External Interrupt Request 1                                            |
| 4          | 0x003           | PCINT0       | Pin Change Interrupt Request 0                                          |
| 5          | 0x004           | PCINT1       | Pin Change Interrupt Request 1                                          |
| 6          | 0x005           | PCINT2       | Pin Change Interrupt Request 2                                          |
| 7          | 0x006           | WDT          | Watchdog Time-out Interrupt                                             |
| 8          | 0x007           | TIMER2 COMPA | Timer/Counter2 Compare Match A                                          |
| 9          | 0x008           | TIMER2 COMPB | Timer/Counter2 Compare Match B                                          |
| 10         | 0x009           | TIMER2 OVF   | Timer/Counter2 Overflow                                                 |
| 11         | 0x00A           | TIMER1 CAPT  | Timer/Counter1 Capture Event                                            |
| 12         | 0x00B           | TIMER1 COMPA | Timer/Counter1 Compare Match A                                          |
| 13         | 0x00C           | TIMER1 COMPB | Timer/Coutner1 Compare Match B                                          |
| 14         | 0x00D           | TIMER1 OVF   | Timer/Counter1 Overflow                                                 |
| 15         | 0x00E           | TIMER0 COMPA | Timer/Counter0 Compare Match A                                          |
| 16         | 0x00F           | TIMER0 COMPB | Timer/Counter0 Compare Match B                                          |
| 17         | 0x010           | TIMER0 OVF   | Timer/Counter0 Overflow                                                 |
| 18         | 0x011           | SPI, STC     | SPI Serial Transfer Complete                                            |
| 19         | 0x012           | USART, RX    | USART Rx Complete                                                       |
| 20         | 0x013           | USART, UDRE  | USART, Data Register Empty                                              |
| 21         | 0x014           | USART, TX    | USART, Tx Complete                                                      |
| 22         | 0x015           | ADC          | ADC Conversion Complete                                                 |
| 23         | 0x016           | EE READY     | EEPROM Ready                                                            |

 Table 9-1.
 Reset and Interrupt Vectors in ATmega48 (Continued)

| Vector No. | Program Address | Source      | Interrupt Definition       |
|------------|-----------------|-------------|----------------------------|
| 24         | 0x017           | ANALOG COMP | Analog Comparator          |
| 25         | 0x018           | TWI         | 2-wire Serial Interface    |
| 26         | 0x019           | SPM READY   | Store Program Memory Ready |

The most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega48 is:

| Address  | Labels Code                                                |                 | С   | omments                            |
|----------|------------------------------------------------------------|-----------------|-----|------------------------------------|
| 0x000    | rjmp                                                       | RESET           | ;   | Reset Handler                      |
| 0x001    | rjmp                                                       | EXT_INT0        | ;   | IRQ0 Handler                       |
| 0x002    | rjmp                                                       | EXT_INT1        | ;   | IRQ1 Handler                       |
| 0x003    | rjmp                                                       | PCINT0          | ;   | PCINTO Handler                     |
| 0x004    | rjmp                                                       | PCINT1          | ;   | PCINT1 Handler                     |
| 0x005    | rjmp                                                       | PCINT2          | ;   | PCINT2 Handler                     |
| 0x006    | rjmp                                                       | WDT             | ;   | Watchdog Timer Handler             |
| 0x007    | rjmp                                                       | TIM2_COMPA      | ;   | Timer2 Compare A Handler           |
| 0x008    | rjmp                                                       | TIM2_COMPB      | ;   | Timer2 Compare B Handler           |
| 0x009    | rjmp                                                       | TIM2_OVF        | ;   | Timer2 Overflow Handler            |
| 0x00A    | rjmp                                                       | TIM1_CAPT       | ;   | Timer1 Capture Handler             |
| 0x00B    | rjmp                                                       | TIM1_COMPA      | ;   | Timer1 Compare A Handler           |
| 0x00C    | rjmp                                                       | TIM1_COMPB      | ;   | Timer1 Compare B Handler           |
| 0x00D    | rjmp                                                       | TIM1_OVF        | ;   | Timer1 Overflow Handler            |
| 0x00E    | rjmp                                                       | TIM0_COMPA      | ;   | Timer0 Compare A Handler           |
| 0x00F    | rjmp                                                       | TIM0_COMPB      | ;   | Timer0 Compare B Handler           |
| 0x010    | rjmp                                                       | TIM0_OVF        | ;   | Timer0 Overflow Handler            |
| 0x011    | rjmp                                                       | SPI_STC         | ;   | SPI Transfer Complete Handler      |
| 0x012    | rjmp                                                       | USART_RXC       | ;   | USART, RX Complete Handler         |
| 0x013    | rjmp                                                       | USART_UDRE      | ;   | USART, UDR Empty Handler           |
| 0x014    | rjmp                                                       | USART_TXC       | ;   | USART, TX Complete Handler         |
| 0x015    | rjmp                                                       | ADC             | ;   | ADC Conversion Complete Handler    |
| 0x016    | rjmp                                                       | EE_RDY          | ;   | EEPROM Ready Handler               |
| 0x017    | rjmp                                                       | ANA_COMP        | ;   | Analog Comparator Handler          |
| 0x018    | rjmp                                                       | TWI             | ;   | 2-wire Serial Interface Handler    |
| 0x019    | rjmp                                                       | SPM_RDY         | ;   | Store Program Memory Ready Handler |
| ;        |                                                            |                 |     |                                    |
| 0x01ARES | ET: ldi                                                    | r16, high(RAME  | ND) | ); Main program start              |
| 0x01B    | out                                                        | SPH,r16         | ;   | Set Stack Pointer to top of RAM    |
| 0x01C    | ldi                                                        | r16, low(RAMENI | D)  |                                    |
| 0x01D    | out                                                        | SPL,r16         |     |                                    |
| 0x01E    | sei                                                        |                 | ;   | Enable interrupts                  |
| 0x01F    | <instr< td=""><td>&gt; xxx</td><td></td><td></td></instr<> | > xxx           |     |                                    |
|          |                                                            |                 |     |                                    |





## 9.2 Interrupt Vectors in ATmega88

| Table 9-2. | Reset and I   | nterrupt \ | Vectors i | in ATmega88    |
|------------|---------------|------------|-----------|----------------|
|            | 110001 4114 1 | nonapt     | 1001010   | ni / li moguoo |

| Vector No. | Program<br>Address <sup>(2)</sup> | Source       | Interrupt Definition                                                    |
|------------|-----------------------------------|--------------|-------------------------------------------------------------------------|
| 1          | 0x000 <sup>(1)</sup>              | RESET        | External Pin, Power-on Reset, Brown-out Reset and Watchdog System Reset |
| 2          | 0x001                             | INT0         | External Interrupt Request 0                                            |
| 3          | 0x002                             | INT1         | External Interrupt Request 1                                            |
| 4          | 0x003                             | PCINT0       | Pin Change Interrupt Request 0                                          |
| 5          | 0x004                             | PCINT1       | Pin Change Interrupt Request 1                                          |
| 6          | 0x005                             | PCINT2       | Pin Change Interrupt Request 2                                          |
| 7          | 0x006                             | WDT          | Watchdog Time-out Interrupt                                             |
| 8          | 0x007                             | TIMER2 COMPA | Timer/Counter2 Compare Match A                                          |
| 9          | 0x008                             | TIMER2 COMPB | Timer/Counter2 Compare Match B                                          |
| 10         | 0x009                             | TIMER2 OVF   | Timer/Counter2 Overflow                                                 |
| 11         | 0x00A                             | TIMER1 CAPT  | Timer/Counter1 Capture Event                                            |
| 12         | 0x00B                             | TIMER1 COMPA | Timer/Counter1 Compare Match A                                          |
| 13         | 0x00C                             | TIMER1 COMPB | Timer/Coutner1 Compare Match B                                          |
| 14         | 0x00D                             | TIMER1 OVF   | Timer/Counter1 Overflow                                                 |
| 15         | 0x00E                             | TIMER0 COMPA | Timer/Counter0 Compare Match A                                          |
| 16         | 0x00F                             | TIMER0 COMPB | Timer/Counter0 Compare Match B                                          |
| 17         | 0x010                             | TIMER0 OVF   | Timer/Counter0 Overflow                                                 |
| 18         | 0x011                             | SPI, STC     | SPI Serial Transfer Complete                                            |
| 19         | 0x012                             | USART, RX    | USART Rx Complete                                                       |
| 20         | 0x013                             | USART, UDRE  | USART, Data Register Empty                                              |
| 21         | 0x014                             | USART, TX    | USART, Tx Complete                                                      |
| 22         | 0x015                             | ADC          | ADC Conversion Complete                                                 |
| 23         | 0x016                             | EE READY     | EEPROM Ready                                                            |
| 24         | 0x017                             | ANALOG COMP  | Analog Comparator                                                       |
| 25         | 0x018                             | тwi          | 2-wire Serial Interface                                                 |
| 26         | 0x019                             | SPM READY    | Store Program Memory Ready                                              |

Notes: 1. When the BOOTRST Fuse is programmed, the device will jump to the Boot Loader address at

reset, see "Boot Loader Support - Read-While-Write Self-Programming, ATmega88 and ATmega168" on page 264.

2. When the IVSEL bit in MCUCR is set, Interrupt Vectors will be moved to the start of the Boot Flash Section. The address of each Interrupt Vector will then be the address in this table added to the start address of the Boot Flash Section.

Table 9-3 shows reset and Interrupt Vectors placement for the various combinations of BOOTRST and IVSEL settings. If the program never enables an interrupt source, the Interrupt Vectors are not used, and regular program code can be placed at these locations. This is also the case if the Reset Vector is in the Application section while the Interrupt Vectors are in the Boot section or vice versa.

|         |       | •                  | -                               |
|---------|-------|--------------------|---------------------------------|
| BOOTRST | IVSEL | Reset Address      | Interrupt Vectors Start Address |
| 1       | 0     | 0x000              | 0x001                           |
| 1       | 1     | 0x000              | Boot Reset Address + 0x001      |
| 0       | 0     | Boot Reset Address | 0x001                           |
| 0       | 1     | Boot Reset Address | Boot Reset Address + 0x001      |

 Table 9-3.
 Reset and Interrupt Vectors Placement in ATmega88<sup>(1)</sup>

Note: 1. The Boot Reset Address is shown in Table 24-6 on page 276. For the BOOTRST Fuse "1" means unprogrammed while "0" means programmed.

The most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega88 is:

| Address  | Labels Code                                                |                 | Co | omments                            |
|----------|------------------------------------------------------------|-----------------|----|------------------------------------|
| 0x000    | rjmp                                                       | RESET           | ;  | Reset Handler                      |
| 0x001    | rjmp                                                       | EXT_INT0        | ;  | IRQ0 Handler                       |
| 0x002    | rjmp                                                       | EXT_INT1        | ;  | IRQ1 Handler                       |
| 0x003    | rjmp                                                       | PCINT0          | ;  | PCINTO Handler                     |
| 0x004    | rjmp                                                       | PCINT1          | ;  | PCINT1 Handler                     |
| 0x005    | rjmp                                                       | PCINT2          | ;  | PCINT2 Handler                     |
| 0x006    | rjmp                                                       | WDT             | ;  | Watchdog Timer Handler             |
| 0x007    | rjmp                                                       | TIM2_COMPA      | ;  | Timer2 Compare A Handler           |
| 0X008    | rjmp                                                       | TIM2_COMPB      | ;  | Timer2 Compare B Handler           |
| 0x009    | rjmp                                                       | TIM2_OVF        | ;  | Timer2 Overflow Handler            |
| 0x00A    | rjmp                                                       | TIM1_CAPT       | ;  | Timer1 Capture Handler             |
| 0x00B    | rjmp                                                       | TIM1_COMPA      | ;  | Timer1 Compare A Handler           |
| 0x00C    | rjmp                                                       | TIM1_COMPB      | ;  | Timer1 Compare B Handler           |
| 0x00D    | rjmp                                                       | TIM1_OVF        | ;  | Timer1 Overflow Handler            |
| 0x00E    | rjmp                                                       | TIM0_COMPA      | ;  | Timer0 Compare A Handler           |
| 0x00F    | rjmp                                                       | TIM0_COMPB      | ;  | Timer0 Compare B Handler           |
| 0x010    | rjmp                                                       | TIM0_OVF        | ;  | Timer0 Overflow Handler            |
| 0x011    | rjmp                                                       | SPI_STC         | ;  | SPI Transfer Complete Handler      |
| 0x012    | rjmp                                                       | USART_RXC       | ;  | USART, RX Complete Handler         |
| 0x013    | rjmp                                                       | USART_UDRE      | ;  | USART, UDR Empty Handler           |
| 0x014    | rjmp                                                       | USART_TXC       | ;  | USART, TX Complete Handler         |
| 0x015    | rjmp                                                       | ADC             | ;  | ADC Conversion Complete Handler    |
| 0x016    | rjmp                                                       | EE_RDY          | ;  | EEPROM Ready Handler               |
| 0x017    | rjmp                                                       | ANA_COMP        | ;  | Analog Comparator Handler          |
| 0x018    | rjmp                                                       | TWI             | ;  | 2-wire Serial Interface Handler    |
| 0x019    | rjmp                                                       | SPM_RDY         | ;  | Store Program Memory Ready Handler |
| ;        |                                                            |                 |    |                                    |
| 0x01ARES | ET: ldi                                                    | r16, high(RAME  | 1D | ); Main program start              |
| 0x01B    | out                                                        | SPH,r16         | ;  | Set Stack Pointer to top of RAM    |
| 0x01C    | ldi                                                        | r16, low(RAMENI | D) |                                    |
| 0x01D    | out                                                        | SPL,r16         |    |                                    |
| 0x01E    | sei                                                        |                 | ;  | Enable interrupts                  |
| 0x01F    | <instr< td=""><td>&gt; xxx</td><td></td><td></td></instr<> | > xxx           |    |                                    |





When the BOOTRST Fuse is unprogrammed, the Boot section size set to 2K bytes and the IVSEL bit in the MCUCR Register is set before any interrupts are enabled, the most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega88 is:

| Address  | Labels | Code                                                       |                 | C  | omments                            |
|----------|--------|------------------------------------------------------------|-----------------|----|------------------------------------|
| 0x000    | RESET: | ldi                                                        | r16,high(RAMENI | D) | ; Main program start               |
| 0x001    |        | out                                                        | SPH,r16         | ;  | Set Stack Pointer to top of RAM    |
| 0x002    |        | ldi                                                        | r16,low(RAMEND) | )  |                                    |
| 0x003    |        | out                                                        | SPL,r16         |    |                                    |
| 0x004    |        | sei                                                        |                 | ;  | Enable interrupts                  |
| 0x005    |        | <instr< td=""><td>&gt; xxx</td><td></td><td></td></instr<> | > xxx           |    |                                    |
| ;        |        |                                                            |                 |    |                                    |
| .org 0xC | 01     |                                                            |                 |    |                                    |
| 0xC01    |        | rjmp                                                       | EXT_INT0        | ;  | IRQ0 Handler                       |
| 0xC02    |        | rjmp                                                       | EXT_INT1        | ;  | IRQ1 Handler                       |
|          |        |                                                            |                 | ;  |                                    |
| 0xC19    |        | rjmp                                                       | SPM_RDY         | ;  | Store Program Memory Ready Handler |
|          |        |                                                            |                 |    |                                    |

When the BOOTRST Fuse is programmed and the Boot section size set to 2K bytes, the most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega88 is:

| Address Labels Code 0 |                                                   |               | Comments                             |  |  |  |  |  |
|-----------------------|---------------------------------------------------|---------------|--------------------------------------|--|--|--|--|--|
| .org 0x001            |                                                   |               |                                      |  |  |  |  |  |
| 0x001                 | rjmp                                              | EXT_INT0      | ; IRQ0 Handler                       |  |  |  |  |  |
| 0x002                 | rjmp                                              | EXT_INT1      | ; IRQ1 Handler                       |  |  |  |  |  |
|                       |                                                   |               | ;                                    |  |  |  |  |  |
| 0x019                 | rjmp                                              | SPM_RDY       | ; Store Program Memory Ready Handler |  |  |  |  |  |
| ;                     |                                                   |               |                                      |  |  |  |  |  |
| .org 0xC00            |                                                   |               |                                      |  |  |  |  |  |
| 0xC00 RESET:          | ldi                                               | r16,high(RAME | ND); Main program start              |  |  |  |  |  |
| 0xC01                 | out                                               | SPH,r16       | ; Set Stack Pointer to top of RAM    |  |  |  |  |  |
| 0xC02                 | ldi                                               | r16,low(RAMEN | D)                                   |  |  |  |  |  |
| 0xC03                 | out                                               | SPL,r16       |                                      |  |  |  |  |  |
| 0xC04                 | sei                                               |               | ; Enable interrupts                  |  |  |  |  |  |
| 0xC05                 | <instr< td=""><td>&gt; xxx</td><td></td></instr<> | > xxx         |                                      |  |  |  |  |  |

When the BOOTRST Fuse is programmed, the Boot section size set to 2K bytes and the IVSEL bit in the MCUCR Register is set before any interrupts are enabled, the most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega88 is:

| Address   | Labels Code |                | Comments                             |
|-----------|-------------|----------------|--------------------------------------|
| ;         |             |                |                                      |
| .org 0xC0 | 00          |                |                                      |
| 0xC00     | rjmp        | RESET          | ; Reset handler                      |
| 0xC01     | rjmp        | EXT_INT0       | ; IRQ0 Handler                       |
| 0xC02     | rjmp        | EXT_INT1       | ; IRQ1 Handler                       |
|           |             |                | ;                                    |
| 0xC19     | rjmp        | SPM_RDY        | ; Store Program Memory Ready Handler |
| ;         |             |                |                                      |
| 0xC1A     | RESET: ldi  | r16,high(RAMEN | ID); Main program start              |

# ATmega48/88/168

| 0xC1B          | out                                                                                                              | SPH,r16         | ; | Set  | Stack  | Pointer  | to | top | of | RAM |
|----------------|------------------------------------------------------------------------------------------------------------------|-----------------|---|------|--------|----------|----|-----|----|-----|
| 0xC1C          | ldi                                                                                                              | r16,low(RAMEND) |   |      |        |          |    |     |    |     |
| 0xC1D<br>0xC1E | out<br>sei                                                                                                       | SPL,r16         | ; | Enal | ole in | terrupts |    |     |    |     |
| 0xC1F          | <instr< td=""><td>&gt; xxx</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></instr<> | > xxx           |   |      |        |          |    |     |    |     |

## 9.3 Interrupt Vectors in ATmega168

## Table 9-4. Reset and Interrupt Vectors in ATmega168

| VectorNo. | Program<br>Address <sup>(2)</sup> | Source       | Interrupt Definition                                                    |
|-----------|-----------------------------------|--------------|-------------------------------------------------------------------------|
| 1         | 0x0000 <sup>(1)</sup>             | RESET        | External Pin, Power-on Reset, Brown-out Reset and Watchdog System Reset |
| 2         | 0x0002                            | INT0         | External Interrupt Request 0                                            |
| 3         | 0x0004                            | INT1         | External Interrupt Request 1                                            |
| 4         | 0x0006                            | PCINT0       | Pin Change Interrupt Request 0                                          |
| 5         | 0x0008                            | PCINT1       | Pin Change Interrupt Request 1                                          |
| 6         | 0x000A                            | PCINT2       | Pin Change Interrupt Request 2                                          |
| 7         | 0x000C                            | WDT          | Watchdog Time-out Interrupt                                             |
| 8         | 0x000E                            | TIMER2 COMPA | Timer/Counter2 Compare Match A                                          |
| 9         | 0x0010                            | TIMER2 COMPB | Timer/Counter2 Compare Match B                                          |
| 10        | 0x0012                            | TIMER2 OVF   | Timer/Counter2 Overflow                                                 |
| 11        | 0x0014                            | TIMER1 CAPT  | Timer/Counter1 Capture Event                                            |
| 12        | 0x0016                            | TIMER1 COMPA | Timer/Counter1 Compare Match A                                          |
| 13        | 0x0018                            | TIMER1 COMPB | Timer/Coutner1 Compare Match B                                          |
| 14        | 0x001A                            | TIMER1 OVF   | Timer/Counter1 Overflow                                                 |
| 15        | 0x001C                            | TIMER0 COMPA | Timer/Counter0 Compare Match A                                          |
| 16        | 0x001E                            | TIMER0 COMPB | Timer/Counter0 Compare Match B                                          |
| 17        | 0x0020                            | TIMER0 OVF   | Timer/Counter0 Overflow                                                 |
| 18        | 0x0022                            | SPI, STC     | SPI Serial Transfer Complete                                            |
| 19        | 0x0024                            | USART, RX    | USART Rx Complete                                                       |
| 20        | 0x0026                            | USART, UDRE  | USART, Data Register Empty                                              |
| 21        | 0x0028                            | USART, TX    | USART, Tx Complete                                                      |
| 22        | 0x002A                            | ADC          | ADC Conversion Complete                                                 |
| 23        | 0x002C                            | EE READY     | EEPROM Ready                                                            |
| 24        | 0x002E                            | ANALOG COMP  | Analog Comparator                                                       |
| 25        | 0x0030                            | TWI          | 2-wire Serial Interface                                                 |
| 26        | 0x0032                            | SPM READY    | Store Program Memory Ready                                              |

Notes: 1. When the BOOTRST Fuse is programmed, the device will jump to the Boot Loader address at reset, see "Boot Loader Support – Read-While-Write Self-Programming, ATmega88 and ATmega168" on page 264.





2. When the IVSEL bit in MCUCR is set, Interrupt Vectors will be moved to the start of the Boot Flash Section. The address of each Interrupt Vector will then be the address in this table added to the start address of the Boot Flash Section.

Table 9-5 shows reset and Interrupt Vectors placement for the various combinations of BOOTRST and IVSEL settings. If the program never enables an interrupt source, the Interrupt Vectors are not used, and regular program code can be placed at these locations. This is also the case if the Reset Vector is in the Application section while the Interrupt Vectors are in the Boot section or vice versa.

| BOOTRST | IVSEL | Reset Address      | Interrupt Vectors Start Address |
|---------|-------|--------------------|---------------------------------|
| 1       | 0     | 0x000              | 0x001                           |
| 1       | 1     | 0x000              | Boot Reset Address + 0x0002     |
| 0       | 0     | Boot Reset Address | 0x001                           |
| 0       | 1     | Boot Reset Address | Boot Reset Address + 0x0002     |

 Table 9-5.
 Reset and Interrupt Vectors Placement in ATmega168<sup>(1)</sup>

Note: 1. The Boot Reset Address is shown in Table 24-6 on page 276. For the BOOTRST Fuse "1" means unprogrammed while "0" means programmed.

The most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega168 is:

| Address | Labels Code |            | Comments                            |
|---------|-------------|------------|-------------------------------------|
| 0x0000  | jmp         | RESET      | ; Reset Handler                     |
| 0x0002  | jmp         | EXT_INT0   | ; IRQ0 Handler                      |
| 0x0004  | jmp         | EXT_INT1   | ; IRQ1 Handler                      |
| 0x0006  | jmp         | PCINT0     | ; PCINTO Handler                    |
| 0x0008  | jmp         | PCINT1     | ; PCINT1 Handler                    |
| 0x000A  | jmp         | PCINT2     | ; PCINT2 Handler                    |
| 0x000C  | jmp         | WDT        | ; Watchdog Timer Handler            |
| 0x000E  | jmp         | TIM2_COMPA | ; Timer2 Compare A Handler          |
| 0x0010  | jmp         | TIM2_COMPB | ; Timer2 Compare B Handler          |
| 0x0012  | jmp         | TIM2_OVF   | ; Timer2 Overflow Handler           |
| 0x0014  | jmp         | TIM1_CAPT  | ; Timer1 Capture Handler            |
| 0x0016  | jmp         | TIM1_COMPA | ; Timer1 Compare A Handler          |
| 0x0018  | jmp         | TIM1_COMPB | ; Timer1 Compare B Handler          |
| 0x001A  | jmp         | TIM1_OVF   | ; Timer1 Overflow Handler           |
| 0x001C  | jmp         | TIM0_COMPA | ; Timer0 Compare A Handler          |
| 0x001E  | jmp         | TIM0_COMPB | ; Timer0 Compare B Handler          |
| 0x0020  | jmp         | TIM0_OVF   | ; Timer0 Overflow Handler           |
| 0x0022  | jmp         | SPI_STC    | ; SPI Transfer Complete Handler     |
| 0x0024  | jmp         | USART_RXC  | ; USART, RX Complete Handler        |
| 0x0026  | jmp         | USART_UDRE | ; USART, UDR Empty Handler          |
| 0x0028  | jmp         | USART_TXC  | ; USART, TX Complete Handler        |
| 0x002A  | jmp         | ADC        | ; ADC Conversion Complete Handler   |
| 0x002C  | jmp         | EE_RDY     | ; EEPROM Ready Handler              |
| 0x002E  | jmp         | ANA_COMP   | ; Analog Comparator Handler         |
| 0x0030  | jmp         | TWI        | ; 2-wire Serial Interface Handler   |
| 0x0032  | jmp         | SPM_RDY    | ; Store Program Memory Ready Handle |

## 60 ATmega48/88/168

ATmega48/88/168

| ,            |                                                                   |                          |                                   |
|--------------|-------------------------------------------------------------------|--------------------------|-----------------------------------|
| 0x0033RESET: | ldi                                                               | r16, high(RAME           | ND); Main program start           |
| 0x0034       | out                                                               | SPH,r16                  | ; Set Stack Pointer to top of RAM |
| 0x0035       | ldi                                                               | r16, low(RAMENI          | 0)                                |
| 0x0036       | out                                                               | SPL,r16                  |                                   |
| 0x0037       | sei                                                               |                          | ; Enable interrupts               |
| 0x0038       | <inst:< td=""><td><pre>c&gt; xxx&lt;</pre></td><td></td></inst:<> | <pre>c&gt; xxx&lt;</pre> |                                   |
|              |                                                                   |                          |                                   |

. . . ... ...

When the BOOTRST Fuse is unprogrammed, the Boot section size set to 2K bytes and the IVSEL bit in the MCUCR Register is set before any interrupts are enabled, the most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega168 is:

| Address  | Labels | Code                                                       |                 | С  | omments                            |
|----------|--------|------------------------------------------------------------|-----------------|----|------------------------------------|
| 0x0000   | RESET: | ldi                                                        | r16,high(RAMENI | )) | ; Main program start               |
| 0x0001   |        | out                                                        | SPH,r16         | ;  | Set Stack Pointer to top of RAM    |
| 0x0002   |        | ldi                                                        | r16,low(RAMEND) | )  |                                    |
| 0x0003   |        | out                                                        | SPL,r16         |    |                                    |
| 0x0004   |        | sei                                                        |                 | ;  | Enable interrupts                  |
| 0x0005   |        | <instr< td=""><td>&gt; xxx</td><td></td><td></td></instr<> | > xxx           |    |                                    |
| ;        |        |                                                            |                 |    |                                    |
| .org 0xC | 02     |                                                            |                 |    |                                    |
| 0x1C02   |        | jmp                                                        | EXT_INT0        | ;  | IRQ0 Handler                       |
| 0x1C04   |        | jmp                                                        | EXT_INT1        | ;  | IRQ1 Handler                       |
| •••      |        |                                                            |                 | ;  |                                    |
| 0x1C32   |        | jmp                                                        | SPM_RDY         | ;  | Store Program Memory Ready Handler |

When the BOOTRST Fuse is programmed and the Boot section size set to 2K bytes, the most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega168 is:

| Address Labels | Code                                                        | Com                | ments                                |
|----------------|-------------------------------------------------------------|--------------------|--------------------------------------|
| .org 0x0002    |                                                             |                    |                                      |
| 0x0002         | jmp                                                         | EXT_INT0           | ; IRQ0 Handler                       |
| 0x0004         | jmp                                                         | EXT_INT1           | ; IRQ1 Handler                       |
|                |                                                             |                    | ;                                    |
| 0x0032         | jmp                                                         | SPM_RDY            | ; Store Program Memory Ready Handler |
| ;              |                                                             |                    |                                      |
| .org 0x1C00    |                                                             |                    |                                      |
| 0x1C00 RESET:  | ldi                                                         | r16,high(RAME      | ND); Main program start              |
| 0x1C01         | out                                                         | SPH,r16            | ; Set Stack Pointer to top of RAM    |
| 0x1C02         | ldi                                                         | r16,low(RAMENI     | D)                                   |
| 0x1C03         | out                                                         | SPL,r16            |                                      |
| 0x1C04         | sei                                                         |                    | ; Enable interrupts                  |
| 0x1C05         | <instr< td=""><td><pre>xxx&lt;</pre></td><td></td></instr<> | <pre>xxx&lt;</pre> |                                      |

When the BOOTRST Fuse is programmed, the Boot section size set to 2K bytes and the IVSEL bit in the MCUCR Register is set before any interrupts are enabled, the most typical and general program setup for the Reset and Interrupt Vector Addresses in ATmega168 is:





| Address  | Labels | Code                                              |                | Comments                             |
|----------|--------|---------------------------------------------------|----------------|--------------------------------------|
| ;        |        |                                                   |                |                                      |
| .org 0x1 | 1C00   |                                                   |                |                                      |
| 0x1C00   |        | jmp                                               | RESET          | ; Reset handler                      |
| 0x1C02   |        | jmp                                               | EXT_INT0       | ; IRQ0 Handler                       |
| 0x1C04   |        | jmp                                               | EXT_INT1       | ; IRQ1 Handler                       |
|          |        |                                                   |                | ;                                    |
| 0x1C32   |        | jmp                                               | SPM_RDY        | ; Store Program Memory Ready Handle: |
| ;        |        |                                                   |                |                                      |
| 0x1C33   | RESET: | ldi                                               | r16,high(RAMEN | ND); Main program start              |
| 0x1C34   |        | out                                               | SPH,r16        | ; Set Stack Pointer to top of RAM    |
| 0x1C35   |        | ldi                                               | r16,low(RAMEND | ))                                   |
| 0x1C36   |        | out                                               | SPL,r16        |                                      |
| 0x1C37   |        | sei                                               |                | ; Enable interrupts                  |
| 0x1C38   |        | <instr< td=""><td>&gt; xxx</td><td></td></instr<> | > xxx          |                                      |

## 9.3.1 Moving Interrupts Between Application and Boot Space, ATmega88 and ATmega168

The MCU Control Register controls the placement of the Interrupt Vector table.

### 9.3.2 MCU Control Register – MCUCR

| Bit           | 7 | 6 | 5 | 4   | 3 | 2 | 1     | 0    | _     |
|---------------|---|---|---|-----|---|---|-------|------|-------|
|               | - | - | - | PUD | - | - | IVSEL | IVCE | MCUCR |
| Read/Write    | R | R | R | R/W | R | R | R/W   | R/W  | •     |
| Initial Value | 0 | 0 | 0 | 0   | 0 | 0 | 0     | 0    |       |

## • Bit 1 – IVSEL: Interrupt Vector Select

When the IVSEL bit is cleared (zero), the Interrupt Vectors are placed at the start of the Flash memory. When this bit is set (one), the Interrupt Vectors are moved to the beginning of the Boot Loader section of the Flash. The actual address of the start of the Boot Flash Section is determined by the BOOTSZ Fuses. Refer to the section "Boot Loader Support – Read-While-Write Self-Programming, ATmega88 and ATmega168" on page 264 for details. To avoid unintentional changes of Interrupt Vector tables, a special write procedure must be followed to change the IVSEL bit:

- a. Write the Interrupt Vector Change Enable (IVCE) bit to one.
- b. Within four cycles, write the desired value to IVSEL while writing a zero to IVCE.

Interrupts will automatically be disabled while this sequence is executed. Interrupts are disabled in the cycle IVCE is set, and they remain disabled until after the instruction following the write to IVSEL. If IVSEL is not written, interrupts remain disabled for four cycles. The I-bit in the Status Register is unaffected by the automatic disabling.

Note: If Interrupt Vectors are placed in the Boot Loader section and Boot Lock bit BLB02 is programmed, interrupts are disabled while executing from the Application section. If Interrupt Vectors are placed in the Application section and Boot Lock bit BLB12 is programed, interrupts are disabled while executing from the Boot Loader section. Refer to the section "Boot Loader Support – Read-While-Write Self-Programming, ATmega88 and ATmega168" on page 264 for details on Boot Lock bits.

This bit is not available in ATmega48.

## • Bit 0 – IVCE: Interrupt Vector Change Enable

The IVCE bit must be written to logic one to enable change of the IVSEL bit. IVCE is cleared by hardware four cycles after it is written or when IVSEL is written. Setting the IVCE bit will disable interrupts, as explained in the IVSEL description above. See Code Example below.

```
Assembly Code Example
```

```
Move_interrupts:
    ; Enable change of Interrupt Vectors
    ldi r16, (1<<IVCE)
    out MCUCR, r16
    ; Move interrupts to Boot Flash section
    ldi r16, (1<<IVSEL)
    out MCUCR, r16
    ret
```

C Code Example

```
void Move_interrupts(void)
```

```
{
   /* Enable change of Interrupt Vectors */
   MCUCR = (1<<IVCE);
   /* Move interrupts to Boot Flash section */
   MCUCR = (1<<IVSEL);
}</pre>
```

This bit is not available in ATmega48.





## 10. I/O-Ports

## 10.1 Introduction

All AVR ports have true Read-Modify-Write functionality when used as general digital I/O ports. This means that the direction of one port pin can be changed without unintentionally changing the direction of any other pin with the SBI and CBI instructions. The same applies when changing drive value (if configured as output) or enabling/disabling of pull-up resistors (if configured as input). Each output buffer has symmetrical drive characteristics with both high sink and source capability. The pin driver is strong enough to drive LED displays directly. All port pins have individually selectable pull-up resistors with a supply-voltage invariant resistance. All I/O pins have protection diodes to both  $V_{CC}$  and Ground as indicated in Figure 10-1. Refer to "Electrical Characteristics" on page 299 for a complete list of parameters.





All registers and bit references in this section are written in general form. A lower case "x" represents the numbering letter for the port, and a lower case "n" represents the bit number. However, when using the register or bit defines in a program, the precise form must be used. For example, PORTB3 for bit no. 3 in Port B, here documented generally as PORTxn. The physical I/O Registers and bit locations are listed in "Register Description for I/O Ports" on page 81.

Three I/O memory address locations are allocated for each port, one each for the Data Register – PORTx, Data Direction Register – DDRx, and the Port Input Pins – PINx. The Port Input Pins I/O location is read only, while the Data Register and the Data Direction Register are read/write. However, writing a logic one to a bit in the PINx Register, will result in a toggle in the corresponding bit in the Data Register. In addition, the Pull-up Disable – PUD bit in MCUCR disables the pull-up function for all pins in all ports when set.

Using the I/O port as General Digital I/O is described in "Ports as General Digital I/O" on page 65. Most port pins are multiplexed with alternate functions for the peripheral features on the device. How each alternate function interferes with the port pin is described in "Alternate Port Functions" on page 69. Refer to the individual module sections for a full description of the alternate functions.

Note that enabling the alternate function of some of the port pins does not affect the use of the other pins in the port as general digital I/O.

## 10.2 Ports as General Digital I/O

The ports are bi-directional I/O ports with optional internal pull-ups. Figure 10-2 shows a functional description of one I/O-port pin, here generically called Pxn.





Note: 1. WRx, WPx, WDx, RRx, RPx, and RDx are common to all pins within the same port. clk<sub>I/O</sub>, SLEEP, and PUD are common to all ports.

## 10.2.1 Configuring the Pin

Each port pin consists of three register bits: DDxn, PORTxn, and PINxn. As shown in "Register Description for I/O Ports" on page 81, the DDxn bits are accessed at the DDRx I/O address, the PORTxn bits at the PORTx I/O address, and the PINxn bits at the PINx I/O address.

The DDxn bit in the DDRx Register selects the direction of this pin. If DDxn is written logic one, Pxn is configured as an output pin. If DDxn is written logic zero, Pxn is configured as an input pin.

If PORTxn is written logic one when the pin is configured as an input pin, the pull-up resistor is activated. To switch the pull-up resistor off, PORTxn has to be written logic zero or the pin has to be configured as an output pin. The port pins are tri-stated when reset condition becomes active, even if no clocks are running.



If PORTxn is written logic one when the pin is configured as an output pin, the port pin is driven high (one). If PORTxn is written logic zero when the pin is configured as an output pin, the port pin is driven low (zero).

#### 10.2.2 Toggling the Pin

Writing a logic one to PINxn toggles the value of PORTxn, independent on the value of DDRxn. Note that the SBI instruction can be used to toggle one single bit in a port.

#### 10.2.3 Switching Between Input and Output

When switching between tri-state ( $\{DDxn, PORTxn\} = 0b00$ ) and output high ( $\{DDxn, PORTxn\} = 0b11$ ), an intermediate state with either pull-up enabled  $\{DDxn, PORTxn\} = 0b01$ ) or output low ( $\{DDxn, PORTxn\} = 0b10$ ) must occur. Normally, the pull-up enabled state is fully acceptable, as a high-impedant environment will not notice the difference between a strong high driver and a pull-up. If this is not the case, the PUD bit in the MCUCR Register can be set to disable all pull-ups in all ports.

Switching between input with pull-up and output low generates the same problem. The user must use either the tri-state ({DDxn, PORTxn} = 0b00) or the output high state ({DDxn, PORTxn} = 0b11) as an intermediate step.

Table 10-1 summarizes the control signals for the pin value.

| DDxn | PORTxn | PUD<br>(in MCUCR) | I/O    | Pull-up | Comment                                     |
|------|--------|-------------------|--------|---------|---------------------------------------------|
| 0    | 0      | х                 | Input  | No      | Tri-state (Hi-Z)                            |
| 0    | 1      | 0                 | Input  | Yes     | Pxn will source current if ext. pulled low. |
| 0    | 1      | 1                 | Input  | No      | Tri-state (Hi-Z)                            |
| 1    | 0      | х                 | Output | No      | Output Low (Sink)                           |
| 1    | 1      | Х                 | Output | No      | Output High (Source)                        |

 Table 10-1.
 Port Pin Configurations

## 10.2.4 Reading the Pin Value

Independent of the setting of Data Direction bit DDxn, the port pin can be read through the PINxn Register bit. As shown in Figure 10-2, the PINxn Register bit and the preceding latch constitute a synchronizer. This is needed to avoid metastability if the physical pin changes value near the edge of the internal clock, but it also introduces a delay. Figure 10-3 shows a timing diagram of the synchronization when reading an externally applied pin value. The maximum and minimum propagation delays are denoted  $t_{pd,max}$  and  $t_{pd,min}$  respectively.

## 10.4 Register Description for I/O Ports

## 10.4.1 The Port B Data Register – PORTB

10.4.2

10.4.3

10.4.4

10.4.5

|              | Bit                                                                                           | 7                                                             | 6                                                            | 5                                                  | 4                                                  | 3                                                  | 2                                                  | 1                                                  | 0                                                  |       |
|--------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------|-------|
|              |                                                                                               | PORTB7                                                        | PORTB6                                                       | PORTB5                                             | PORTB4                                             | PORTB3                                             | PORTB2                                             | PORTB1                                             | PORTB0                                             | PORTB |
|              | Read/Write                                                                                    | R/W                                                           | R/W                                                          | R/W                                                | R/W                                                | R/W                                                | R/W                                                | R/W                                                | R/W                                                | -     |
|              | Initial Value                                                                                 | 0                                                             | 0                                                            | 0                                                  | 0                                                  | 0                                                  | 0                                                  | 0                                                  | 0                                                  |       |
| The Port B D | Data Direction                                                                                | Register                                                      | – DDRB                                                       |                                                    |                                                    |                                                    |                                                    |                                                    |                                                    |       |
|              | Bit                                                                                           | 7                                                             | 6                                                            | 5                                                  | 4                                                  | 3                                                  | 2                                                  | 1                                                  | 0                                                  | _     |
|              |                                                                                               | DDB7                                                          | DDB6                                                         | DDB5                                               | DDB4                                               | DDB3                                               | DDB2                                               | DDB1                                               | DDB0                                               | DDRB  |
|              | Read/Write                                                                                    | R/W                                                           | R/W                                                          | R/W                                                | R/W                                                | R/W                                                | R/W                                                | R/W                                                | R/W                                                |       |
|              | Initial Value                                                                                 | 0                                                             | 0                                                            | 0                                                  | 0                                                  | 0                                                  | 0                                                  | 0                                                  | 0                                                  |       |
| The Port B I | nput Pins Add                                                                                 | dress – Pl                                                    | NB                                                           |                                                    |                                                    |                                                    |                                                    |                                                    |                                                    |       |
|              | Bit                                                                                           | 7                                                             | 6                                                            | 5                                                  | 4                                                  | 3                                                  | 2                                                  | 1                                                  | 0                                                  |       |
|              |                                                                                               | PINB7                                                         | PINB6                                                        | PINB5                                              | PINB4                                              | PINB3                                              | PINB2                                              | PINB1                                              | PINB0                                              | PINB  |
|              | Read/Write                                                                                    | R                                                             | R                                                            | R                                                  | R                                                  | R                                                  | R                                                  | R                                                  | R                                                  |       |
|              |                                                                                               |                                                               |                                                              |                                                    |                                                    |                                                    |                                                    |                                                    |                                                    |       |
|              | Initial Value                                                                                 | N/A                                                           | N/A                                                          | N/A                                                | N/A                                                | N/A                                                | N/A                                                | N/A                                                | N/A                                                |       |
| The Port C [ | Initial Value                                                                                 | N/A<br>– PORTC                                                | N/A                                                          | N/A                                                | N/A                                                | N/A                                                | N/A                                                | N/A                                                | N/A                                                |       |
| The Port C [ | Initial Value Data Register Bit                                                               | N/A<br>– <b>PORTC</b><br>7                                    | N/A<br>6                                                     | N/A<br>5                                           | N/A<br>4                                           | N/A<br>3                                           | N/A<br>2                                           | N/A<br>1                                           | N/A<br>0                                           |       |
| The Port C [ | Initial Value<br>Data Register<br>Bit                                                         | N/A<br>- <b>PORTC</b><br>7<br>-                               | N/A<br>6<br>PORTC6                                           | N/A<br>5<br><b>PORTC5</b>                          | N/A<br>4<br>PORTC4                                 | N/A<br>3<br>PORTC3                                 | N/A<br>2<br>PORTC2                                 | N/A<br>1<br>PORTC1                                 | N/A<br>0<br><b>PORTC0</b>                          | PORTC |
| The Port C I | Initial Value<br>Data Register<br>Bit<br>Read/Write                                           | N/A<br>- PORTC<br>7<br>-<br>R                                 | N/A<br>6<br>PORTC6<br>R/W                                    | N/A<br>5<br>PORTC5<br>R/W                          | N/A<br>4<br>PORTC4<br>R/W                          | N/A<br>3<br>PORTC3<br>R/W                          | N/A<br>2<br>PORTC2<br>R/W                          | N/A<br>1<br>PORTC1<br>R/W                          | N/A<br>0<br>PORTC0<br>R/W                          | PORTC |
| The Port C I | Initial Value<br>Data Register<br>Bit<br>Read/Write<br>Initial Value                          | N/A<br>- PORTC<br>7<br>-<br>R<br>0                            | N/A<br>6<br>PORTC6<br>R/W<br>0                               | N/A<br>5<br>PORTC5<br>R/W<br>0                     | N/A<br>4<br>PORTC4<br>R/W<br>0                     | N/A<br>3<br>PORTC3<br>R/W<br>0                     | N/A<br>2<br>PORTC2<br>R/W<br>0                     | N/A<br>1<br>PORTC1<br>R/W<br>0                     | N/A<br>0<br>PORTC0<br>R/W<br>0                     | PORTC |
| The Port C I | Initial Value<br>Data Register<br>Bit<br>Read/Write<br>Initial Value<br>Data Direction        | N/A<br>- PORTC<br>7<br>-<br>R<br>0<br>Register                | N/A<br>6<br>PORTC6<br>R/W<br>0<br>- DDRC                     | N/A<br>5<br>PORTC5<br>R/W<br>0                     | N/A<br>4<br>PORTC4<br>R/W<br>0                     | N/A<br>3<br>PORTC3<br>R/W<br>0                     | N/A<br>2<br>PORTC2<br>R/W<br>0                     | N/A<br>1<br>PORTC1<br>R/W<br>0                     | N/A<br>0<br>PORTC0<br>R/W<br>0                     | PORTC |
| The Port C I | Initial Value<br>Data Register<br>Bit<br>Read/Write<br>Initial Value<br>Data Direction<br>Bit | N/A<br>- PORTC<br>7<br>-<br>R<br>0<br>Register<br>7           | N/A<br>6<br>PORTC6<br>R/W<br>0<br>- DDRC<br>6                | N/A<br>5<br>PORTC5<br>R/W<br>0<br>5                | N/A<br>4<br>PORTC4<br>R/W<br>0                     | N/A<br>3<br>PORTC3<br>R/W<br>0<br>3                | N/A<br>2<br>PORTC2<br>R/W<br>0<br>2                | N/A<br>1<br>PORTC1<br>R/W<br>0                     | N/A<br>0<br>PORTC0<br>R/W<br>0                     | PORTC |
| The Port C I | Initial Value Data Register Bit Read/Write Initial Value Data Direction Bit                   | N/A<br>- PORTC<br>7<br>R<br>0<br>Register<br>7<br>-<br>7<br>- | N/A<br>6<br>PORTC6<br>R/W<br>0<br>- DDRC<br>6<br>DDC6        | N/A<br>5<br>PORTC5<br>R/W<br>0<br>5<br>DDC5        | N/A<br>4<br>PORTC4<br>R/W<br>0<br>4<br>DDC4        | N/A<br>3<br>PORTC3<br>R/W<br>0<br>3<br>DDC3        | N/A<br>2<br>PORTC2<br>R/W<br>0<br>2<br>DDC2        | N/A<br>1<br>PORTC1<br>R/W<br>0<br>1<br>DDC1        | N/A<br>0<br>PORTC0<br>R/W<br>0<br>0<br>DDC0        | PORTC |
| The Port C I | Initial Value Data Register Bit Read/Write Initial Value Data Direction Bit Read/Write        | N/A<br>- PORTC<br>7<br>R<br>0<br>Register<br>7<br>R<br>R      | N/A<br>6<br>PORTC6<br>R/W<br>0<br>- DDRC<br>6<br>DDC6<br>R/W | N/A<br>5<br>PORTC5<br>R/W<br>0<br>5<br>DDC5<br>R/W | N/A<br>4<br>PORTC4<br>R/W<br>0<br>4<br>DDC4<br>R/W | N/A<br>3<br>PORTC3<br>R/W<br>0<br>3<br>DDC3<br>R/W | N/A<br>2<br>PORTC2<br>R/W<br>0<br>2<br>DDC2<br>R/W | N/A<br>1<br>PORTC1<br>R/W<br>0<br>1<br>DDC1<br>R/W | N/A<br>0<br>PORTC0<br>R/W<br>0<br>0<br>DDC0<br>R/W | PORTC |

## 10.4.6 The Port C Input Pins Address – PINC

| Bit           | 7 | 6     | 5     | 4     | 3     | 2     | 1     | 0     |      |
|---------------|---|-------|-------|-------|-------|-------|-------|-------|------|
|               | 1 | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | PINC |
| Read/Write    | R | R     | R     | R     | R     | R     | R     | R     | -    |
| Initial Value | 0 | N/A   |      |

## 10.4.7 The Port D Data Register – PORTD

| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      | _     |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|-------|
|               | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | PORTD |
| Read/Write    | R/W    |       |
| Initial Value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |       |

## 10.4.8 The Port D Data Direction Register – DDRD

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    | _    |
|---------------|------|------|------|------|------|------|------|------|------|
|               | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | DDRD |
| Read/Write    | R/W  | -    |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |      |





## 10.4.9 The Port D Input Pins Address – PIND

| Bit           | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     | _    |
|---------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
|               | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | PIND |
| Read/Write    | R     | R     | R     | R     | R     | R     | R     | R     | -    |
| Initial Value | N/A   |      |

## **11. External Interrupts**

The External Interrupts are triggered by the INT0 and INT1 pins or any of the PCINT23..0 pins. Observe that, if enabled, the interrupts will trigger even if the INT0 and INT1 or PCINT23..0 pins are configured as outputs. This feature provides a way of generating a software interrupt. The pin change interrupt PCI2 will trigger if any enabled PCINT23..16 pin toggles. The pin change interrupt PCI1 will trigger if any enabled PCINT14..8 pin toggles. The pin change interrupt PCI0 will trigger if any enabled PCINT14..8 pin toggles. The pin change interrupt PCI0 will trigger if any enabled PCINT7..0 pin toggles. The PCMSK2, PCMSK1 and PCMSK0 Registers control which pins contribute to the pin change interrupts. Pin change interrupts on PCINT23..0 are detected asynchronously. This implies that these interrupts can be used for waking the part also from sleep modes other than Idle mode.

The INT0 and INT1 interrupts can be triggered by a falling or rising edge or a low level. This is set up as indicated in the specification for the External Interrupt Control Register A – EICRA. When the INT0 or INT1 interrupts are enabled and are configured as level triggered, the interrupts will trigger as long as the pin is held low. Note that recognition of falling or rising edge interrupts on INT0 or INT1 requires the presence of an I/O clock, described in "Clock Systems and their Distribution" on page 25. Low level interrupt on INT0 and INT1 is detected asynchronously. This implies that this interrupt can be used for waking the part also from sleep modes other than Idle mode. The I/O clock is halted in all sleep modes except Idle mode.

Note that if a level triggered interrupt is used for wake-up from Power-down, the required level must be held long enough for the MCU to complete the wake-up to trigger the level interrupt. If the level disappears before the end of the Start-up Time, the MCU will still wake up, but no interrupt will be generated. The start-up time is defined by the SUT and CKSEL Fuses as described in "System Clock and Clock Options" on page 25.

## 11.1 Pin Change Interrupt Timing

An example of timing of a pin change interrupt is shown in Figure 11-1.







## 11.1.1 External Interrupt Control Register A – EICRA

The External Interrupt Control Register A contains control bits for interrupt sense control.

| Bit           | 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     | _     |
|---------------|---|---|---|---|-------|-------|-------|-------|-------|
|               | - | - | - | - | ISC11 | ISC10 | ISC01 | ISC00 | EICRA |
| Read/Write    | R | R | R | R | R/W   | R/W   | R/W   | R/W   | -     |
| Initial Value | 0 | 0 | 0 | 0 | 0     | 0     | 0     | 0     |       |

### • Bit 7..4 - Res: Reserved Bits

These bits are unused bits in the ATmega48/88/168, and will always read as zero.

### • Bit 3, 2 - ISC11, ISC10: Interrupt Sense Control 1 Bit 1 and Bit 0

The External Interrupt 1 is activated by the external pin INT1 if the SREG I-flag and the corresponding interrupt mask are set. The level and edges on the external INT1 pin that activate the interrupt are defined in Table 11-1. The value on the INT1 pin is sampled before detecting edges. If edge or toggle interrupt is selected, pulses that last longer than one clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an interrupt. If low level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt.

 Table 11-1.
 Interrupt 1 Sense Control

| ISC11 | ISC10 | Description                                                |
|-------|-------|------------------------------------------------------------|
| 0     | 0     | The low level of INT1 generates an interrupt request.      |
| 0     | 1     | Any logical change on INT1 generates an interrupt request. |
| 1     | 0     | The falling edge of INT1 generates an interrupt request.   |
| 1     | 1     | The rising edge of INT1 generates an interrupt request.    |

#### • Bit 1, 0 – ISC01, ISC00: Interrupt Sense Control 0 Bit 1 and Bit 0

The External Interrupt 0 is activated by the external pin INT0 if the SREG I-flag and the corresponding interrupt mask are set. The level and edges on the external INT0 pin that activate the interrupt are defined in Table 11-2. The value on the INT0 pin is sampled before detecting edges. If edge or toggle interrupt is selected, pulses that last longer than one clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an interrupt. If low level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt.

| ISC01 | ISC00 | Description                                                |
|-------|-------|------------------------------------------------------------|
| 0     | 0     | The low level of INT0 generates an interrupt request.      |
| 0     | 1     | Any logical change on INT0 generates an interrupt request. |
| 1     | 0     | The falling edge of INT0 generates an interrupt request.   |
| 1     | 1     | The rising edge of INT0 generates an interrupt request.    |

 Table 11-2.
 Interrupt 0 Sense Control

# ATmega48/88/168

## 11.1.2 External Interrupt Mask Register – EIMSK

| Bit           | 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    | _     |
|---------------|---|---|---|---|---|---|------|------|-------|
|               | - | - | - | - | - | - | INT1 | INT0 | EIMSK |
| Read/Write    | R | R | R | R | R | R | R/W  | R/W  | -     |
| Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0    | 0    |       |

## • Bit 7..2 - Res: Reserved Bits

These bits are unused bits in the ATmega48/88/168, and will always read as zero.

## • Bit 1 – INT1: External Interrupt Request 1 Enable

When the INT1 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control1 bits 1/0 (ISC11 and ISC10) in the External Interrupt Control Register A (EICRA) define whether the external interrupt is activated on rising and/or falling edge of the INT1 pin or level sensed. Activity on the pin will cause an interrupt request even if INT1 is configured as an output. The corresponding interrupt of External Interrupt Request 1 is executed from the INT1 Interrupt Vector.

### • Bit 0 – INT0: External Interrupt Request 0 Enable

When the INT0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control0 bits 1/0 (ISC01 and ISC00) in the External Interrupt Control Register A (EICRA) define whether the external interrupt is activated on rising and/or falling edge of the INT0 pin or level sensed. Activity on the pin will cause an interrupt request even if INT0 is configured as an output. The corresponding interrupt of External Interrupt Request 0 is executed from the INT0 Interrupt Vector.

## 11.1.3 External Interrupt Flag Register – EIFR



## • Bit 7..2 - Res: Reserved Bits

These bits are unused bits in the ATmega48/88/168, and will always read as zero.

## • Bit 1 – INTF1: External Interrupt Flag 1

When an edge or logic change on the INT1 pin triggers an interrupt request, INTF1 becomes set (one). If the I-bit in SREG and the INT1 bit in EIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. This flag is always cleared when INT1 is configured as a level interrupt.

## • Bit 0 – INTF0: External Interrupt Flag 0

When an edge or logic change on the INT0 pin triggers an interrupt request, INTF0 becomes set (one). If the I-bit in SREG and the INT0 bit in EIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. This flag is always cleared when INT0 is configured as a level interrupt.





## 11.1.4 Pin Change Interrupt Control Register - PCICR

| Bit           | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0     | _     |
|---------------|---|---|---|---|---|-------|-------|-------|-------|
|               | - | - | - | - | - | PCIE2 | PCIE1 | PCIE0 | PCICR |
| Read/Write    | R | R | R | R | R | R/W   | R/W   | R/W   | -     |
| Initial Value | 0 | 0 | 0 | 0 | 0 | 0     | 0     | 0     |       |

#### • Bit 7..3 - Res: Reserved Bits

These bits are unused bits in the ATmega48/88/168, and will always read as zero.

#### • Bit 2 - PCIE2: Pin Change Interrupt Enable 2

When the PCIE2 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin change interrupt 2 is enabled. Any change on any enabled PCINT23..16 pin will cause an interrupt. The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI2 Interrupt Vector. PCINT23..16 pins are enabled individually by the PCMSK2 Register.

#### Bit 1 - PCIE1: Pin Change Interrupt Enable 1

When the PCIE1 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin change interrupt 1 is enabled. Any change on any enabled PCINT14..8 pin will cause an interrupt. The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI1 Interrupt Vector. PCINT14..8 pins are enabled individually by the PCMSK1 Register.

#### Bit 0 - PCIE0: Pin Change Interrupt Enable 0

When the PCIE0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin change interrupt 0 is enabled. Any change on any enabled PCINT7..0 pin will cause an interrupt. The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI0 Interrupt Vector. PCINT7..0 pins are enabled individually by the PCMSK0 Register.

#### 11.1.5 Pin Change Interrupt Flag Register - PCIFR



#### • Bit 7..3 - Res: Reserved Bits

These bits are unused bits in the ATmega48/88/168, and will always read as zero.

#### Bit 2 - PCIF2: Pin Change Interrupt Flag 2

When a logic change on any PCINT23..16 pin triggers an interrupt request, PCIF2 becomes set (one). If the I-bit in SREG and the PCIE2 bit in PCICR are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it.

#### Bit 1 - PCIF1: Pin Change Interrupt Flag 1

When a logic change on any PCINT14..8 pin triggers an interrupt request, PCIF1 becomes set (one). If the I-bit in SREG and the PCIE1 bit in PCICR are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it.

### Bit 0 - PCIF0: Pin Change Interrupt Flag 0

When a logic change on any PCINT7..0 pin triggers an interrupt request, PCIF0 becomes set (one). If the I-bit in SREG and the PCIE0 bit in PCICR are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it.

#### 11.1.6 Pin Change Mask Register 2 – PCMSK2

| Bit           | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       | _      |
|---------------|---------|---------|---------|---------|---------|---------|---------|---------|--------|
|               | PCINT23 | PCINT22 | PCINT21 | PCINT20 | PCINT19 | PCINT18 | PCINT17 | PCINT16 | PCMSK2 |
| Read/Write    | R/W     | •      |
| Initial Value | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |        |

### • Bit 7..0 – PCINT23..16: Pin Change Enable Mask 23..16

Each PCINT23..16-bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT23..16 is set and the PCIE2 bit in PCICR is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT23..16 is cleared, pin change interrupt on the corresponding I/O pin is disabled.

### 11.1.7 Pin Change Mask Register 1 – PCMSK1

| Bit           | 7 | 6       | 5       | 4       | 3       | 2       | 1      | 0      | _      |
|---------------|---|---------|---------|---------|---------|---------|--------|--------|--------|
|               | - | PCINT14 | PCINT13 | PCINT12 | PCINT11 | PCINT10 | PCINT9 | PCINT8 | PCMSK1 |
| Read/Write    | R | R/W     | R/W     | R/W     | R/W     | R/W     | R/W    | R/W    | •      |
| Initial Value | 0 | 0       | 0       | 0       | 0       | 0       | 0      | 0      |        |

#### • Bit 7 – Res: Reserved Bit

This bit is an unused bit in the ATmega48/88/168, and will always read as zero.

#### • Bit 6..0 – PCINT14..8: Pin Change Enable Mask 14..8

Each PCINT14..8-bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT14..8 is set and the PCIE1 bit in PCICR is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT14..8 is cleared, pin change interrupt on the corresponding I/O pin is disabled.

#### 11.1.8 Pin Change Mask Register 0 – PCMSK0

| Bit           | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      | _      |
|---------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
|               | PCINT7 | PCINT6 | PCINT5 | PCINT4 | PCINT3 | PCINT2 | PCINT1 | PCINT0 | PCMSK0 |
| Read/Write    | R/W    | -      |
| Initial Value | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |        |

#### • Bit 7..0 – PCINT7..0: Pin Change Enable Mask 7..0

Each PCINT7..0 bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT7..0 is set and the PCIE0 bit in PCICR is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT7..0 is cleared, pin change interrupt on the corresponding I/O pin is disabled.





# 336 ATmega48/88/168

| Address          | Name     | Bit 7                  | Bit 6                 | Bit 5    | Bit 4                  | Bit 3             | Bit 2                | Bit 1          | Bit 0     | Page     |
|------------------|----------|------------------------|-----------------------|----------|------------------------|-------------------|----------------------|----------------|-----------|----------|
| (0x7D)           | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| (0x7C)           | ADMUX    | REFS1                  | REFS0                 | ADLAR    | -                      | MUX3              | MUX2                 | MUX1           | MUX0      | 250      |
| (0x7B)           | ADCSRB   | -                      | ACME                  | -        | -                      | -                 | ADTS2                | ADTS1          | ADTS0     | 253      |
| (0x7A)           | ADCSRA   | ADEN                   | ADSC                  | ADATE    | ADIF                   | ADIE              | ADPS2                | ADPS1          | ADPS0     | 251      |
| (0x79)           | ADCH     |                        |                       |          | ADC Data Rec           | ister High byte   |                      |                |           | 253      |
| (0x78)           | ADCL     |                        |                       |          | ADC Data Rec           | pister Low byte   |                      |                |           | 253      |
| (0x77)           | Reserved | _                      | -                     | _        | _                      | -                 | -                    | -              | _         |          |
| (0x76)           | Reserved | _                      | _                     | _        | _                      | _                 | -                    | _              | _         |          |
| (0x75)           | Reserved | _                      | _                     | _        | _                      | _                 | -                    | _              | _         |          |
| (0x74)           | Reserved | _                      | _                     | _        | _                      | _                 | _                    | _              | _         |          |
| (0x73)           | Reserved | _                      | _                     | _        | _                      | _                 | -                    | _              | _         |          |
| (0x72)           | Reserved | _                      | _                     | _        | _                      | _                 | _                    | _              | _         |          |
| (0x71)           | Reserved | _                      | _                     | _        | _                      | _                 | _                    | _              | _         |          |
| (0x71)           | TIMSK2   | _                      | _                     | _        | _                      |                   | OCIE2B               | OCIE2A         | TOIE2     | 154      |
| (0x6E)           | TIMSK1   | _                      | _                     | ICIE1    | _                      |                   | OCIE1B               | OCIE1A         | TOIE2     | 133      |
| (0x6F)           | TIMSKO   | _                      | _                     | -        | _                      |                   | OCIE0B               | OCIEDA         | TOIET     | 104      |
| (0x6D)           | PCMSK2   | PCINT22                | PCINIT22              | PCINIT21 |                        |                   | PCINIT19             | PCINIT17       | PCINIT16  | 97       |
| (0x6C)           | PCMSK1   | F GINT25               | PCINT22               | PCINT21  | PCINT20                | PCINT11           | PCINT10              |                | PCINTR    | 87       |
| (0x6C)           | PCMSKI   |                        | PCINT6                | PCINT5   | PCINT2<br>PCINT4       | PCINT2            | PCINTO               | PCINT9         | PCINTO    | 87       |
| (0x6b)           | Penanuad | P CINT7                | FOINTO                | FOINTS   | POINT4                 | FOINTS            | F GINT2              | POINTI         | POINTO    | 67       |
| (0x6A)           | FICEA    | _                      | -                     | _        | -                      | -                 | -                    | -              | -         | 04       |
| (0x09)           | BCICR    | _                      | -                     | _        | -                      | 13011             | BCIE2                | ISCUI<br>POIE1 | ISC00     | 04       |
| (0x03)           | Personal | _                      | -                     | _        | -                      |                   | FUIEZ                | FOIET          | FCIEU     |          |
| (0x67)           | Reserved | -                      | -                     | _        |                        | -                 |                      | -              | -         | 20       |
| (UX06)<br>(0x65) | Decerved |                        |                       |          | Oscillator Calif.      | ration Register   | 1                    |                |           | 32       |
| (0:04)           | Reserved | -                      |                       |          | -                      |                   | -                    |                | -         | 40       |
| (UX64)           | PRR      | PRIWI                  | PRIM2                 | PRIMU    | -                      | PRIIMI            | PRSPI                | PRUSARIU       | PRADC     | 40       |
| (UX63)           | Reserved | -                      | -                     | -        | -                      |                   |                      | -              | -         | <u> </u> |
| (0x62)           | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| (0x61)           | CLKPR    | CLKPCE                 | -                     | -        | -                      | CLKPS3            | CLKPS2               | CLKPS1         | CLKPS0    | 35       |
| (0x60)           | WDICSR   | WDIF                   | WDIE                  | WDP3     | WDCE                   | WDE               | WDP2                 | WDP1           | WDP0      | 52       |
| 0x3F (0x5F)      | SREG     | 1                      | I                     | н        | S                      | V                 | N (SELEX 5           | Ζ              | C         | 9        |
| 0x3E (0x5E)      | SPH      | -                      | -                     | -        | -                      | -                 | (SP10) <sup>5.</sup> | SP9            | SP8       | 11       |
| 0x3D (0x5D)      | SPL      | SP7                    | SP6                   | SP5      | SP4                    | SP3               | SP2                  | SP1            | SP0       | 11       |
| 0x3C (0x5C)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x3B (0x5B)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x3A (0x5A)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x39 (0x59)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x38 (0x58)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x37 (0x57)      | SPMCSR   | SPMIE                  | (RWWSB) <sup>5.</sup> | -        | (RWWSRE) <sup>5.</sup> | BLBSET            | PGWRT                | PGERS          | SELFPRGEN | 269      |
| 0x36 (0x56)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x35 (0x55)      | MCUCR    | -                      | -                     | -        | PUD                    | -                 | -                    | IVSEL          | IVCE      |          |
| 0x34 (0x54)      | MCUSR    | -                      | -                     | -        | -                      | WDRF              | BORF                 | EXTRF          | PORF      |          |
| 0x33 (0x53)      | SMCR     | -                      | -                     | -        | -                      | SM2               | SM1                  | SM0            | SE        | 37       |
| 0x32 (0x52)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x31 (0x51)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x30 (0x50)      | ACSR     | ACD                    | ACBG                  | ACO      | ACI                    | ACIE              | ACIC                 | ACIS1          | ACIS0     | 236      |
| 0x2F (0x4F)      | Reserved | -                      | -                     | -        | -                      | -                 | -                    | -              | -         |          |
| 0x2E (0x4E)      | SPDR     |                        | 1                     |          | SPI Data               | Register          |                      |                | 1         | 166      |
| 0x2D (0x4D)      | SPSR     | SPIF                   | WCOL                  | -        | -                      | -                 | -                    | -              | SPI2X     | 166      |
| 0x2C (0x4C)      | SPCR     | SPIE                   | SPE                   | DORD     | MSTR                   | CPOL              | CPHA                 | SPR1           | SPR0      | 164      |
| 0x2B (0x4B)      | GPIOR2   |                        |                       |          | General Purpos         | e I/O Register 2  |                      |                |           | 24       |
| 0x2A (0x4A)      | GPIOR1   |                        |                       |          | General Purpos         | e I/O Register 1  |                      |                |           | 24       |
| 0x29 (0x49)      | Reserved | -                      | -                     | -        | -                      | _                 | -                    | -              | -         |          |
| 0x28 (0x48)      | OCR0B    |                        |                       | Ti       | mer/Counter0 Outp      | ut Compare Regis  | ster B               |                |           |          |
| 0x27 (0x47)      | OCR0A    |                        |                       | Ti       | mer/Counter0 Outp      | ut Compare Regis  | ster A               |                |           |          |
| 0x26 (0x46)      | TCNT0    | Timer/Counter0 (8-bit) |                       |          |                        |                   |                      |                |           |          |
| 0x25 (0x45)      | TCCR0B   | FOC0A                  | FOC0B                 | -        | -                      | WGM02             | CS02                 | CS01           | CS00      |          |
| 0x24 (0x44)      | TCCR0A   | COM0A1                 | COM0A0                | COM0B1   | COM0B0                 | _                 | -                    | WGM01          | WGM00     |          |
| 0x23 (0x43)      | GTCCR    | TSM                    | _                     | _        | -                      | _                 | -                    | PSRASY         | PSRSYNC   | 137/158  |
| 0x22 (0x42)      | EEARH    |                        |                       | (1       | EEPROM Address I       | Register High Byt | .e) <sup>5.</sup>    |                |           | 19       |
| 0x21 (0x41)      | EEARL    |                        |                       |          | EEPROM Address         | Register Low By   | rte                  |                | -         | 19       |
| 0x20 (0x40)      | EEDR     |                        |                       |          | EEPROM D               | ata Register      |                      |                |           | 19       |
| 0x1F (0x3F)      | EECR     | -                      | -                     | EEPM1    | EEPM0                  | EERIE             | EEMPE                | EEPE           | EERE      | 19       |
| 0x1E (0x3E)      | GRIOPO   |                        |                       |          | General Purpos         | e I/O Register 0  |                      |                |           | 24       |
| · · · ·          | GFIOHU   |                        |                       |          |                        | o no noglotor o   |                      |                |           |          |
| 0x1D (0x3D)      | EIMSK    | _                      | -                     | -        | -                      | -                 | -                    | INT1           | INT0      | 85       |



# ATmega48/88/168

| Address     | Name     | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Page |
|-------------|----------|--------|--------|--------|--------|--------|--------|--------|--------|------|
| 0x1B (0x3B) | PCIFR    | -      | -      | -      | -      | -      | PCIF2  | PCIF1  | PCIF0  |      |
| 0x1A (0x3A) | Reserved | -      | -      | -      | -      | -      | _      | -      | -      |      |
| 0x19 (0x39) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x18 (0x38) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x17 (0x37) | TIFR2    | -      | -      | -      | -      | -      | OCF2B  | OCF2A  | TOV2   | 154  |
| 0x16 (0x36) | TIFR1    | -      | -      | ICF1   | -      | -      | OCF1B  | OCF1A  | TOV1   | 134  |
| 0x15 (0x35) | TIFR0    | -      | -      | -      | -      | -      | OCF0B  | OCF0A  | TOV0   |      |
| 0x14 (0x34) | Reserved | -      | -      | -      | -      | _      | -      | -      | -      |      |
| 0x13 (0x33) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x12 (0x32) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x11 (0x31) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x10 (0x30) | Reserved | -      | -      | -      | -      | -      | _      | -      | -      |      |
| 0x0F (0x2F) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x0E (0x2E) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x0D (0x2D) | Reserved | -      | -      | -      | -      | -      | _      | -      | -      |      |
| 0x0C (0x2C) | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |
| 0x0B (0x2B) | PORTD    | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | 81   |
| 0x0A (0x2A) | DDRD     | DDD7   | DDD6   | DDD5   | DDD4   | DDD3   | DDD2   | DDD1   | DDD0   | 81   |
| 0x09 (0x29) | PIND     | PIND7  | PIND6  | PIND5  | PIND4  | PIND3  | PIND2  | PIND1  | PIND0  | 82   |
| 0x08 (0x28) | PORTC    | -      | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | 81   |
| 0x07 (0x27) | DDRC     | -      | DDC6   | DDC5   | DDC4   | DDC3   | DDC2   | DDC1   | DDC0   | 81   |
| 0x06 (0x26) | PINC     | -      | PINC6  | PINC5  | PINC4  | PINC3  | PINC2  | PINC1  | PINC0  | 81   |
| 0x05 (0x25) | PORTB    | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | 81   |
| 0x04 (0x24) | DDRB     | DDB7   | DDB6   | DDB5   | DDB4   | DDB3   | DDB2   | DDB1   | DDB0   | 81   |
| 0x03 (0x23) | PINB     | PINB7  | PINB6  | PINB5  | PINB4  | PINB3  | PINB2  | PINB1  | PINB0  | 81   |
| 0x02 (0x22) | Reserved | -      |        | -      | -      | -      | -      | _      | -      |      |
| 0x01 (0x21) | Reserved | _      | _      | _      | _      | _      | _      | _      | _      |      |
| 0x0 (0x20)  | Reserved | -      | -      | -      | -      | -      | -      | -      | -      |      |

Note: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

2. I/O Registers within the address range 0x00 - 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.

- Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operate on the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.
- 4. When using the I/O specific commands IN and OUT, the I/O addresses 0x00 0x3F must be used. When addressing I/O Registers as data space using LD and ST instructions, 0x20 must be added to these addresses. The ATmega48/88/168 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from 0x60 0xFF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.
- 5. Only valid for ATmega88/168





## 29. Instruction Set Summary

| Mnemonics                         | Operands | Description                              | Operation                                                                                    | Flags      | #Clocks |  |  |
|-----------------------------------|----------|------------------------------------------|----------------------------------------------------------------------------------------------|------------|---------|--|--|
| ARITHMETIC AND LOGIC INSTRUCTIONS |          |                                          |                                                                                              |            |         |  |  |
| ADD                               | Rd, Rr   | Add two Registers                        | $Rd \leftarrow Rd + Rr$                                                                      | Z,C,N,V,H  | 1       |  |  |
| ADC                               | Rd, Rr   | Add with Carry two Registers             | $Rd \leftarrow Rd + Rr + C$                                                                  | Z,C,N,V,H  | 1       |  |  |
| ADIW                              | Rdl,K    | Add Immediate to Word                    | Rdh:Rdl ← Rdh:Rdl + K                                                                        | Z,C,N,V,S  | 2       |  |  |
| SUB                               | Rd, Rr   | Subtract two Registers                   | $Rd \leftarrow Rd - Rr$                                                                      | Z,C,N,V,H  | 1       |  |  |
| SUBI                              | Rd, K    | Subtract Constant from Register          | $Rd \leftarrow Rd - K$                                                                       | Z,C,N,V,H  | 1       |  |  |
| SBC                               | Rd, Rr   | Subtract with Carry two Registers        | $Rd \gets Rd - Rr - C$                                                                       | Z,C,N,V,H  | 1       |  |  |
| SBCI                              | Rd, K    | Subtract with Carry Constant from Reg.   | $Rd \gets Rd - K - C$                                                                        | Z,C,N,V,H  | 1       |  |  |
| SBIW                              | Rdl,K    | Subtract Immediate from Word             | Rdh:Rdl ← Rdh:Rdl - K                                                                        | Z,C,N,V,S  | 2       |  |  |
| AND                               | Rd, Rr   | Logical AND Registers                    | $Rd \leftarrow Rd \bullet Rr$                                                                | Z,N,V      | 1       |  |  |
| ANDI                              | Rd, K    | Logical AND Register and Constant        | $Rd \leftarrow Rd \bullet K$                                                                 | Z,N,V      | 1       |  |  |
| OR                                | Rd, Rr   | Logical OR Registers                     | $Rd \leftarrow Rd v Rr$                                                                      | Z,N,V      | 1       |  |  |
| ORI                               | Rd, K    | Logical OR Register and Constant         | $Rd \leftarrow Rd \lor K$                                                                    | Z,N,V      | 1       |  |  |
| EOR                               | Rd, Rr   | Exclusive OR Registers                   | $Rd \leftarrow Rd \oplus Rr$                                                                 | Z,N,V      | 1       |  |  |
| COM                               | Rd       |                                          |                                                                                              | Z,C,N,V    | 1       |  |  |
| NEG                               | Rd       | Two's Complement                         |                                                                                              | Z,C,N,V,H  | 1       |  |  |
| SBR                               | Rd,K     | Set Bit(s) in Register                   |                                                                                              | Z,N,V      | 1       |  |  |
| CBR                               | Ru,r.    | Clear Bill(s) in Register                | $Rd \leftarrow Rd \bullet (0XFF - K)$                                                        | Z,IN,V     | 1       |  |  |
| INC                               | Rd       | Degrament                                |                                                                                              | Z,IN,V     | 1       |  |  |
| Tet                               | Rd       | Toot for Zoro or Minus                   |                                                                                              |            | 1       |  |  |
|                                   | Ru<br>Rd | Clear Register                           | $Ru \leftarrow Ru \bullet Ru$                                                                |            | 1       |  |  |
| SEB                               | Bd       | Set Begister                             |                                                                                              | None       | 1       |  |  |
| MUI                               | Rd Br    | Multinly Unsigned                        | $B1:B0 \leftarrow Bd \times Br$                                                              | ZC         | 2       |  |  |
| MULS                              | Bd Br    | Multiply Signed                          | $B1:B0 \leftarrow Bd \times Br$                                                              | 7.0        | 2       |  |  |
| MULSU                             | Bd Br    | Multiply Signed with Unsigned            | $B1:B0 \leftarrow Bd \times Br$                                                              | 7.0        | 2       |  |  |
| FMUL                              | Rd, Rr   | Fractional Multiply Unsigned             | $B1:B0 \leftarrow (Bd \times Br) << 1$                                                       | Z,C        | 2       |  |  |
| FMULS                             | Rd. Br   | Eractional Multiply Signed               | $B1:B0 \leftarrow (Bd \times Br) \le 1$                                                      | Z.C        | 2       |  |  |
| FMULSU                            | Rd. Rr   | Fractional Multiply Signed with Unsigned | $B1:B0 \leftarrow (Bd \times Br) << 1$                                                       | Z.C        | 2       |  |  |
| BRANCH INSTRUCT                   | TIONS    |                                          |                                                                                              |            | •       |  |  |
| RJMP                              | k        | Relative Jump                            | $PC \leftarrow PC + k + 1$                                                                   | None       | 2       |  |  |
| IJMP                              |          | Indirect Jump to (Z)                     | PC ← Z                                                                                       | None       | 2       |  |  |
| JMP <sup>(1)</sup>                | k        | Direct Jump                              | $PC \leftarrow k$                                                                            | None       | 3       |  |  |
| RCALL                             | k        | Relative Subroutine Call                 | $PC \leftarrow PC + k + 1$                                                                   | None       | 3       |  |  |
| ICALL                             |          | Indirect Call to (Z)                     | $PC \leftarrow Z$                                                                            | None       | 3       |  |  |
| CALL <sup>(1)</sup>               | k        | Direct Subroutine Call                   | PC ← k                                                                                       | None       | 4       |  |  |
| RET                               |          | Subroutine Return                        | $PC \leftarrow STACK$                                                                        | None       | 4       |  |  |
| RETI                              |          | Interrupt Return                         | $PC \leftarrow STACK$                                                                        | 1          | 4       |  |  |
| CPSE                              | Rd,Rr    | Compare, Skip if Equal                   | if $(Rd = Rr) PC \leftarrow PC + 2 \text{ or } 3$                                            | None       | 1/2/3   |  |  |
| CP                                | Rd,Rr    | Compare                                  | Rd – Rr                                                                                      | Z, N,V,C,H | 1       |  |  |
| CPC                               | Rd,Rr    | Compare with Carry                       | Rd – Rr – C                                                                                  | Z, N,V,C,H | 1       |  |  |
| CPI                               | Rd,K     | Compare Register with Immediate          | Rd – K                                                                                       | Z, N,V,C,H | 1       |  |  |
| SBRC                              | Rr, b    | Skip if Bit in Register Cleared          | if (Rr(b)=0) PC ← PC + 2 or 3                                                                | None       | 1/2/3   |  |  |
| SBRS                              | Rr, b    | Skip if Bit in Register is Set           | if $(\text{Rr}(b)=1) \text{PC} \leftarrow \text{PC} + 2 \text{ or } 3$                       | None       | 1/2/3   |  |  |
| SBIC                              | P, b     | Skip if Bit in I/O Register Cleared      | if (P(b)=0) PC ← PC + 2 or 3                                                                 | None       | 1/2/3   |  |  |
| SBIS                              | P, b     | Skip if Bit in I/O Register is Set       | if (P(b)=1) PC $\leftarrow$ PC + 2 or 3                                                      | None       | 1/2/3   |  |  |
| BRBS                              | s, k     | Branch if Status Flag Set                | If $(SHEG(s) = 1)$ then $PC \leftarrow PC + k + 1$                                           | None       | 1/2     |  |  |
| BRBC                              | S, K     | Branch if Status Flag Cleared            | If $(SREG(s) = 0)$ then $PC \leftarrow PC + k + 1$                                           | None       | 1/2     |  |  |
| BREQ                              | ĸ        | Branch if Equal                          | If $(Z = 1)$ then PC $\leftarrow$ PC + k + 1                                                 | None       | 1/2     |  |  |
| BRINE                             | ĸ        | Branch if Not Equal                      | If $(2 = 0)$ then PC $\leftarrow$ PC + k + 1                                                 | None       | 1/2     |  |  |
| BRCS                              | ĸ        | Branch if Carry Set                      | If $(C = 1)$ then $PC \leftarrow PC + k + 1$                                                 | None       | 1/2     |  |  |
|                                   | ĸ        | Dranch if Carry Cleared                  | II ( $U = U$ ) then PC $\leftarrow$ PC + K + 1                                               | None       | 1/2     |  |  |
| BRSH                              | ĸ        | Branch II Same of Higher                 | If $(C = 0)$ then PC $\leftarrow$ PC + k + 1<br>if $(C = 1)$ then PC $\leftarrow$ PC + k + 1 | None       | 1/2     |  |  |
| BREU                              | r.       |                                          | if $(N = 1)$ then $PC \neq PC + K + 1$                                                       | Nono       | 1/2     |  |  |
| BRPI                              | k        | Branch if Plus                           | if $(N = 0)$ then $PC \leftarrow PC + K + 1$                                                 | None       | 1/2     |  |  |
| BRGE                              | k        | Branch if Greater or Found Signed        | if $(N \oplus V = 0)$ then PC $\leftarrow$ PC $\pm k \pm 1$                                  | None       | 1/2     |  |  |
| BRIT                              | k        | Branch if Less Than Zero, Signed         | if $(N \oplus V = 1)$ then PC $\leftarrow$ PC + k + 1                                        | None       | 1/2     |  |  |
| BBHS                              | k        | Branch if Half Carry Flag Set            | if (H = 1) then PC $\leftarrow$ PC + k + 1                                                   | None       | 1/2     |  |  |
| BRHC                              | k        | Branch if Half Carry Flag Cleared        | if (H = 0) then PC $\leftarrow$ PC + k + 1                                                   | None       | 1/2     |  |  |
| BRTS                              | k        | Branch if T Flag Set                     | if (T = 1) then PC $\leftarrow$ PC + k + 1                                                   | None       | 1/2     |  |  |
| BRTC                              | k        | Branch if T Flag Cleared                 | if $(T = 0)$ then PC $\leftarrow$ PC + k + 1                                                 | None       | 1/2     |  |  |
| BRVS                              | k        | Branch if Overflow Flag is Set           | if (V = 1) then PC $\leftarrow$ PC + k + 1                                                   | None       | 1/2     |  |  |
| BRVC                              | k        | Branch if Overflow Flag is Cleared       | if (V = 0) then PC $\leftarrow$ PC + k + 1                                                   | None       | 1/2     |  |  |

# ATmega48/88/168

| Mnemonics           | Operands    | Description                      | Operation                                                                                | Flags    | #Clocks |
|---------------------|-------------|----------------------------------|------------------------------------------------------------------------------------------|----------|---------|
| BRIE                | k           | Branch if Interrupt Enabled      | if (I = 1) then PC $\leftarrow$ PC + k + 1                                               | None     | 1/2     |
| BRID                | k           | Branch if Interrupt Disabled     | if ( I = 0) then PC $\leftarrow$ PC + k + 1                                              | None     | 1/2     |
| BIT AND BIT-TEST IN | NSTRUCTIONS |                                  |                                                                                          | -        |         |
| SBI                 | P,b         | Set Bit in I/O Register          | I/O(P,b) ← 1                                                                             | None     | 2       |
| CBI                 | P,b         | Clear Bit in I/O Register        | I/O(P,b) ← 0                                                                             | None     | 2       |
| LSL                 | Rd          | Logical Shift Left               | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                           | Z,C,N,V  | 1       |
| LSR                 | Rd          | Logical Shift Right              | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                                           | Z,C,N,V  | 1       |
| ROL                 | Rd          | Rotate Left Through Carry        | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$                       | Z,C,N,V  | 1       |
| ROR                 | Rd          | Rotate Right Through Carry       | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$                       | Z,C,N,V  | 1       |
| ASR                 | Rd          | Arithmetic Shift Right           | $Rd(n) \leftarrow Rd(n+1), n=06$                                                         | Z,C,N,V  | 1       |
| SWAP                | Rd          | Swap Nibbles                     | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                              | None     | 1       |
| BSET                | S           | Flag Set                         | $SREG(s) \leftarrow 1$                                                                   | SREG(s)  | 1       |
| BCLR                | S           | Flag Clear                       | $SREG(s) \leftarrow 0$                                                                   | SREG(s)  | 1       |
| BST                 | Rr, b       | Bit Store from Register to T     | $T \leftarrow Rr(b)$                                                                     | Т        | 1       |
| BLD                 | Rd, b       | Bit load from T to Register      | Rd(b) ← T                                                                                | None     | 1       |
| SEC                 |             | Set Carry                        | C ← 1                                                                                    | C        | 1       |
| CLC                 |             | Clear Carry                      | C ← 0                                                                                    | C        | 1       |
| SEN                 |             | Set Negative Flag                | N ← 1                                                                                    | N        | 1       |
| CLN                 |             |                                  | N ← 0                                                                                    | N        | 1       |
| SEZ                 |             | Set Zero Flag                    |                                                                                          | Z 7      | 1       |
|                     |             | Clear Zero Flag                  |                                                                                          | Ζ        | 1       |
| SEI                 |             |                                  |                                                                                          |          | 1       |
|                     |             | Global Interrupt Disable         |                                                                                          | ۱<br>د   | 1       |
| 019                 |             | Clear Signed Test Flag           | S←1<br>S< 0                                                                              | <u>с</u> | 1       |
| SEV.                |             | Set Twee Complement Overflow     |                                                                                          | v        | 1       |
|                     |             | Clear Twos Complement Overflow   | Vel                                                                                      | V        | 1       |
| SET                 |             | Set T in SBEG                    |                                                                                          | т        | 1       |
| CLT                 |             | Clear T in SBEG                  | T ← 0                                                                                    | т        | 1       |
| SEH                 |             | Set Half Carry Flag in SBEG      | Η ← 1                                                                                    | н        | 1       |
| CLH                 |             | Clear Half Carry Flag in SREG    | H ← 0                                                                                    | Н        | 1       |
| DATA TRANSFER IN    | STRUCTIONS  |                                  |                                                                                          |          |         |
| MOV                 | Rd, Rr      | Move Between Registers           | $Rd \leftarrow Rr$                                                                       | None     | 1       |
| MOVW                | Rd, Rr      | Copy Register Word               | Rd+1:Rd ← Rr+1:Rr                                                                        | None     | 1       |
| LDI                 | Rd, K       | Load Immediate                   | Rd ← K                                                                                   | None     | 1       |
| LD                  | Rd, X       | Load Indirect                    | $Rd \leftarrow (X)$                                                                      | None     | 2       |
| LD                  | Rd, X+      | Load Indirect and Post-Inc.      | $Rd \leftarrow (X), X \leftarrow X + 1$                                                  | None     | 2       |
| LD                  | Rd, - X     | Load Indirect and Pre-Dec.       | $X \leftarrow X - 1$ , $Rd \leftarrow (X)$                                               | None     | 2       |
| LD                  | Rd, Y       | Load Indirect                    | $Rd \leftarrow (Y)$                                                                      | None     | 2       |
| LD                  | Rd, Y+      | Load Indirect and Post-Inc.      | $Rd \leftarrow (Y),  Y \leftarrow Y + 1$                                                 | None     | 2       |
| LD                  | Rd, - Y     | Load Indirect and Pre-Dec.       | $Y \leftarrow Y - 1$ , Rd $\leftarrow (Y)$                                               | None     | 2       |
| LDD                 | Rd,Y+q      | Load Indirect with Displacement  | $Rd \leftarrow (Y + q)$                                                                  | None     | 2       |
| LD                  | Rd, Z       | Load Indirect                    | $Rd \leftarrow (Z)$                                                                      | None     | 2       |
| LD                  | Rd, Z+      | Load Indirect and Post-Inc.      | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                    | None     | 2       |
| LD                  | Rd, -Z      | Load Indirect and Pre-Dec.       | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                                                  | None     | 2       |
| LDD                 | Rd, Z+q     | Load Indirect with Displacement  | $Rd \leftarrow (Z + q)$                                                                  | None     | 2       |
| LDS                 | Rd, k       | Load Direct from SRAM            | $Rd \leftarrow (k)$                                                                      | None     | 2       |
| ST                  | X, Rr       | Store Indirect                   | $(X) \leftarrow Rr$                                                                      | None     | 2       |
| ST                  | X+, Rr      | Store Indirect and Post-Inc.     | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$                                   | None     | 2       |
| ST                  | - X, Rr     | Store Indirect and Pre-Dec.      | $X \leftarrow X - 1, (X) \leftarrow Rr$                                                  | None     | 2       |
| ST                  | Y, Rr       | Store Indirect                   | $(Y) \leftarrow Rr$                                                                      | None     | 2       |
| ST                  | Y+, Rr      | Store Indirect and Post-Inc.     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                                  | None     | 2       |
| ST                  | - Y, Rr     | Store Indirect and Pre-Dec.      | $Y \leftarrow Y - 1$ , (Y) $\leftarrow Rr$                                               | None     | 2       |
| STD                 | Y+q,Rr      | Store Indirect with Displacement | $(Y + q) \leftarrow Rr$                                                                  | None     | 2       |
| ST                  | Z, Rr       | Store Indirect                   | $(Z) \leftarrow Rr$                                                                      | None     | 2       |
| 51                  | Z+, Hr      | Store Indirect and Post-Inc.     | $(\mathcal{L}) \leftarrow \operatorname{Hr}, \mathcal{L} \leftarrow \mathcal{L} + 1$     | None     | 2       |
| 51                  | -∠, Kr      | Store indirect and Pre-Dec.      | $\angle \leftarrow \angle -1, (\angle) \leftarrow Hr$                                    | None     | 2       |
| 510                 | ∠+q,Kr      | Store indirect with Displacement | $(\angle + q) \leftarrow Hr$                                                             | None     | 2       |
| 515                 | к, НГ       | Store Direct to SKAM             | $(\kappa) \leftarrow Hr$                                                                 | None     | 2       |
|                     | Dd 7        |                                  |                                                                                          | None     | 3       |
|                     |             |                                  | $Pd_{\mathcal{L}}(Z) = \mathbb{Z} \setminus \mathbb{Z} \setminus \mathbb{Z}$             | None     | 3       |
|                     | nu, ∠+      | Loau Frogram Memory              | $\Box \mathbf{u} \leftarrow (\mathbf{z}), \mathbf{z} \leftarrow \mathbf{z} + \mathbf{i}$ | Nono     | 3       |
| IN                  | Rd P        | In Port                          |                                                                                          | None     | - 1     |
|                     | P Br        | Out Port                         |                                                                                          | None     | 1       |
| PUSH                | Br          | Push Begister on Stack           | STACK ← Br                                                                               | None     | 2       |





| Mnemonics                | Operands | Description             | Operation                                | Flags | #Clocks |  |  |
|--------------------------|----------|-------------------------|------------------------------------------|-------|---------|--|--|
| POP                      | Rd       | Pop Register from Stack | $Rd \leftarrow STACK$                    | None  | 2       |  |  |
| MCU CONTROL INSTRUCTIONS |          |                         |                                          |       |         |  |  |
| NOP                      |          | No Operation            |                                          | None  | 1       |  |  |
| SLEEP                    |          | Sleep                   | (see specific descr. for Sleep function) | None  | 1       |  |  |
| WDR                      |          | Watchdog Reset          | (see specific descr. for WDR/timer)      | None  | 1       |  |  |
| BREAK                    |          | Break                   | For On-chip Debug Only                   | None  | N/A     |  |  |

Note: 1. These instructions are only available in ATmega168.